blob: ce9d4f8f50cfccc7de31b306176a0f06ba1a5d50 [file] [log] [blame]
Srinath714194e2011-04-18 17:40:35 -04001/*
2 * am3517_crane.h - Default configuration for AM3517 CraneBoard.
3 *
4 * Author: Srinath.R <srinath@mistralsolutions.com>
5 *
6 * Based on include/configs/am3517evm.h
7 *
8 * Copyright (C) 2011 Mistral Solutions pvt Ltd
9 *
Wolfgang Denkd79de1d2013-07-08 09:37:19 +020010 * SPDX-License-Identifier: GPL-2.0+
Srinath714194e2011-04-18 17:40:35 -040011 */
12
13#ifndef __CONFIG_H
14#define __CONFIG_H
15
16/*
17 * High Level Configuration Options
18 */
Srinath714194e2011-04-18 17:40:35 -040019#define CONFIG_EMIF4 /* The chip has EMIF4 controller */
20
21#include <asm/arch/cpu.h> /* get chip and board defs */
Nishanth Menonfa96c962015-03-09 17:12:04 -050022#include <asm/arch/omap.h>
Srinath714194e2011-04-18 17:40:35 -040023
Srinath714194e2011-04-18 17:40:35 -040024/* Clock Defines */
25#define V_OSCK 26000000 /* Clock output from T2 */
26#define V_SCLK (V_OSCK >> 1)
27
Srinath714194e2011-04-18 17:40:35 -040028#define CONFIG_MISC_INIT_R
29
30#define CONFIG_CMDLINE_TAG 1 /* enable passing of ATAGs */
31#define CONFIG_SETUP_MEMORY_TAGS 1
32#define CONFIG_INITRD_TAG 1
33#define CONFIG_REVISION_TAG 1
34
35/*
36 * Size of malloc() pool
37 */
38#define CONFIG_ENV_SIZE (128 << 10) /* 128 KiB sector */
39#define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + (128 << 10))
40 /* initial data */
41/*
42 * DDR related
43 */
Srinath714194e2011-04-18 17:40:35 -040044#define CONFIG_SYS_CS0_SIZE (256 * 1024 * 1024)
45
46/*
47 * Hardware drivers
48 */
49
50/*
51 * NS16550 Configuration
52 */
53#define V_NS16550_CLK 48000000 /* 48MHz (APLL96/2) */
54
Srinath714194e2011-04-18 17:40:35 -040055#define CONFIG_SYS_NS16550_SERIAL
56#define CONFIG_SYS_NS16550_REG_SIZE (-4)
57#define CONFIG_SYS_NS16550_CLK V_NS16550_CLK
58
59/*
60 * select serial console configuration
61 */
62#define CONFIG_CONS_INDEX 3
63#define CONFIG_SYS_NS16550_COM3 OMAP34XX_UART3
64#define CONFIG_SERIAL3 3 /* UART3 on CRANEBOARD */
65
66/* allow to overwrite serial and ethaddr */
67#define CONFIG_ENV_OVERWRITE
Srinath714194e2011-04-18 17:40:35 -040068#define CONFIG_SYS_BAUDRATE_TABLE {4800, 9600, 19200, 38400, 57600,\
69 115200}
Srinath714194e2011-04-18 17:40:35 -040070
71/*
72 * USB configuration
Paul Kocialkowskif34dfcb2015-08-04 17:04:06 +020073 * Enable CONFIG_USB_MUSB_HCD for Host functionalities MSC, keyboard
74 * Enable CONFIG_USB_MUSB_UDC for Device functionalities.
Srinath714194e2011-04-18 17:40:35 -040075 */
76#define CONFIG_USB_AM35X 1
Paul Kocialkowskif34dfcb2015-08-04 17:04:06 +020077#define CONFIG_USB_MUSB_HCD 1
Srinath714194e2011-04-18 17:40:35 -040078
79#ifdef CONFIG_USB_AM35X
80
Paul Kocialkowskif34dfcb2015-08-04 17:04:06 +020081#ifdef CONFIG_USB_MUSB_HCD
Srinath714194e2011-04-18 17:40:35 -040082
Srinath714194e2011-04-18 17:40:35 -040083#ifdef CONFIG_USB_KEYBOARD
Srinath714194e2011-04-18 17:40:35 -040084#define CONFIG_PREBOOT "usb start"
85#endif /* CONFIG_USB_KEYBOARD */
86
Paul Kocialkowskif34dfcb2015-08-04 17:04:06 +020087#endif /* CONFIG_USB_MUSB_HCD */
Srinath714194e2011-04-18 17:40:35 -040088
Paul Kocialkowskif34dfcb2015-08-04 17:04:06 +020089#ifdef CONFIG_USB_MUSB_UDC
Srinath714194e2011-04-18 17:40:35 -040090/* USB device configuration */
91#define CONFIG_USB_DEVICE 1
92#define CONFIG_USB_TTY 1
Srinath714194e2011-04-18 17:40:35 -040093/* Change these to suit your needs */
94#define CONFIG_USBD_VENDORID 0x0451
95#define CONFIG_USBD_PRODUCTID 0x5678
96#define CONFIG_USBD_MANUFACTURER "Texas Instruments"
97#define CONFIG_USBD_PRODUCT_NAME "AM3517CRANE"
Paul Kocialkowskif34dfcb2015-08-04 17:04:06 +020098#endif /* CONFIG_USB_MUSB_UDC */
Srinath714194e2011-04-18 17:40:35 -040099
100#endif /* CONFIG_USB_AM35X */
101
Heiko Schocherf53f2b82013-10-22 11:03:18 +0200102#define CONFIG_SYS_I2C
103#define CONFIG_SYS_OMAP24_I2C_SPEED 100000
104#define CONFIG_SYS_OMAP24_I2C_SLAVE 1
Srinath714194e2011-04-18 17:40:35 -0400105
Srinath714194e2011-04-18 17:40:35 -0400106/*
107 * Board NAND Info.
108 */
109#define CONFIG_SYS_NAND_ADDR NAND_BASE /* physical address */
110 /* to access nand */
111#define CONFIG_SYS_NAND_BASE NAND_BASE /* physical address */
112 /* to access */
113 /* nand at CS0 */
114
115#define CONFIG_SYS_MAX_NAND_DEVICE 1 /* Max number of */
116 /* NAND devices */
Srinath714194e2011-04-18 17:40:35 -0400117
118#define CONFIG_JFFS2_NAND
119/* nand device jffs2 lives on */
120#define CONFIG_JFFS2_DEV "nand0"
121/* start of jffs2 partition */
122#define CONFIG_JFFS2_PART_OFFSET 0x680000
123#define CONFIG_JFFS2_PART_SIZE 0xf980000 /* sz of jffs2 part */
124
125/* Environment information */
Srinath714194e2011-04-18 17:40:35 -0400126
Joe Hershbergere4da2482011-10-13 13:03:48 +0000127#define CONFIG_BOOTFILE "uImage"
Srinath714194e2011-04-18 17:40:35 -0400128
129#define CONFIG_EXTRA_ENV_SETTINGS \
130 "loadaddr=0x82000000\0" \
131 "console=ttyS2,115200n8\0" \
Tom Rini54c0b7b2011-09-03 21:51:50 -0400132 "mmcdev=0\0" \
Srinath714194e2011-04-18 17:40:35 -0400133 "mmcargs=setenv bootargs console=${console} " \
134 "root=/dev/mmcblk0p2 rw " \
135 "rootfstype=ext3 rootwait\0" \
136 "nandargs=setenv bootargs console=${console} " \
137 "root=/dev/mtdblock4 rw " \
138 "rootfstype=jffs2\0" \
Tom Rini54c0b7b2011-09-03 21:51:50 -0400139 "loadbootscript=fatload mmc ${mmcdev} ${loadaddr} boot.scr\0" \
Srinath714194e2011-04-18 17:40:35 -0400140 "bootscript=echo Running bootscript from mmc ...; " \
141 "source ${loadaddr}\0" \
Tom Rini54c0b7b2011-09-03 21:51:50 -0400142 "loaduimage=fatload mmc ${mmcdev} ${loadaddr} uImage\0" \
Srinath714194e2011-04-18 17:40:35 -0400143 "mmcboot=echo Booting from mmc ...; " \
144 "run mmcargs; " \
145 "bootm ${loadaddr}\0" \
146 "nandboot=echo Booting from nand ...; " \
147 "run nandargs; " \
148 "nand read ${loadaddr} 280000 400000; " \
149 "bootm ${loadaddr}\0" \
150
151#define CONFIG_BOOTCOMMAND \
Andrew Bradforde1c7c8a2012-10-01 05:06:52 +0000152 "mmc dev ${mmcdev}; if mmc rescan; then " \
Srinath714194e2011-04-18 17:40:35 -0400153 "if run loadbootscript; then " \
154 "run bootscript; " \
155 "else " \
156 "if run loaduimage; then " \
157 "run mmcboot; " \
158 "else run nandboot; " \
159 "fi; " \
160 "fi; " \
161 "else run nandboot; fi"
162
163#define CONFIG_AUTO_COMPLETE 1
164/*
165 * Miscellaneous configurable options
166 */
Srinath714194e2011-04-18 17:40:35 -0400167#define CONFIG_SYS_LONGHELP /* undef to save memory */
Srinath714194e2011-04-18 17:40:35 -0400168#define CONFIG_SYS_CBSIZE 512 /* Console I/O Buffer Size */
Srinath714194e2011-04-18 17:40:35 -0400169#define CONFIG_SYS_MAXARGS 32 /* max number of command */
170 /* args */
171/* Boot Argument Buffer Size */
172#define CONFIG_SYS_BARGSIZE (CONFIG_SYS_CBSIZE)
173/* memtest works on */
174#define CONFIG_SYS_MEMTEST_START (OMAP34XX_SDRC_CS0)
175#define CONFIG_SYS_MEMTEST_END (OMAP34XX_SDRC_CS0 + \
176 0x01F00000) /* 31MB */
177
178#define CONFIG_SYS_LOAD_ADDR (OMAP34XX_SDRC_CS0) /* default load */
179 /* address */
180
181/*
182 * AM3517 has 12 GP timers, they can be driven by the system clock
183 * (12/13/16.8/19.2/38.4MHz) or by 32KHz clock. We use 13MHz (V_SCLK).
184 * This rate is divided by a local divisor.
185 */
186#define CONFIG_SYS_TIMERBASE OMAP34XX_GPT2
187#define CONFIG_SYS_PTV 2 /* Divisor: 2^(PTV+1) => 8 */
Srinath714194e2011-04-18 17:40:35 -0400188
189/*-----------------------------------------------------------------------
Srinath714194e2011-04-18 17:40:35 -0400190 * Physical Memory Map
191 */
192#define CONFIG_NR_DRAM_BANKS 2 /* CS1 may or may not be populated */
193#define PHYS_SDRAM_1 OMAP34XX_SDRC_CS0
Srinath714194e2011-04-18 17:40:35 -0400194#define PHYS_SDRAM_2 OMAP34XX_SDRC_CS1
195
Srinath714194e2011-04-18 17:40:35 -0400196/*-----------------------------------------------------------------------
197 * FLASH and environment organization
198 */
199
200/* **** PISMO SUPPORT *** */
Srinath714194e2011-04-18 17:40:35 -0400201#define CONFIG_SYS_MAX_FLASH_SECT 520 /* max number of sectors */
202 /* on one chip */
203#define CONFIG_SYS_MAX_FLASH_BANKS 2 /* max number of flash banks */
204#define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 2 sectors */
205
pekon gupta0a9ec452014-07-18 17:59:41 +0530206#define CONFIG_SYS_FLASH_BASE NAND_BASE
Srinath714194e2011-04-18 17:40:35 -0400207
208/* Monitor at start of flash */
209#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE
210
211#define CONFIG_NAND_OMAP_GPMC
Srinath714194e2011-04-18 17:40:35 -0400212#define SMNAND_ENV_OFFSET 0x260000 /* environment starts here */
213
Luca Ceresoli9783a2c2011-04-20 11:02:05 -0400214#define CONFIG_SYS_ENV_SECT_SIZE (128 << 10) /* 128 KiB sector */
215#define CONFIG_ENV_OFFSET SMNAND_ENV_OFFSET
216#define CONFIG_ENV_ADDR SMNAND_ENV_OFFSET
Srinath714194e2011-04-18 17:40:35 -0400217
218/*-----------------------------------------------------------------------
219 * CFI FLASH driver setup
220 */
221/* timeout values are in ticks */
222#define CONFIG_SYS_FLASH_ERASE_TOUT (100 * CONFIG_SYS_HZ)
223#define CONFIG_SYS_FLASH_WRITE_TOUT (100 * CONFIG_SYS_HZ)
224
225/* Flash banks JFFS2 should use */
226#define CONFIG_SYS_MAX_MTD_BANKS (CONFIG_SYS_MAX_FLASH_BANKS + \
227 CONFIG_SYS_MAX_NAND_DEVICE)
228#define CONFIG_SYS_JFFS2_MEM_NAND
229/* use flash_info[2] */
230#define CONFIG_SYS_JFFS2_FIRST_BANK CONFIG_SYS_MAX_FLASH_BANKS
231#define CONFIG_SYS_JFFS2_NUM_BANKS 1
232
Srinath714194e2011-04-18 17:40:35 -0400233#define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM_1
234#define CONFIG_SYS_INIT_RAM_ADDR 0x4020f800
235#define CONFIG_SYS_INIT_RAM_SIZE 0x800
236#define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_INIT_RAM_ADDR + \
237 CONFIG_SYS_INIT_RAM_SIZE - \
238 GENERATED_GBL_DATA_SIZE)
Tom Rini9e341852011-11-18 12:48:11 +0000239
240/* Defines for SPL */
Tom Rini28591df2012-08-13 12:03:19 -0700241#define CONFIG_SPL_FRAMEWORK
Tom Rini9e341852011-11-18 12:48:11 +0000242#define CONFIG_SPL_NAND_SIMPLE
243#define CONFIG_SPL_TEXT_BASE 0x40200800
Tom Rinicfff4aa2016-08-26 13:30:43 -0400244#define CONFIG_SPL_MAX_SIZE (SRAM_SCRATCH_SPACE_ADDR - \
245 CONFIG_SPL_TEXT_BASE)
Tom Rini9e341852011-11-18 12:48:11 +0000246
247#define CONFIG_SPL_BSS_START_ADDR 0x80000000
248#define CONFIG_SPL_BSS_MAX_SIZE 0x80000 /* 512 KB */
249
Paul Kocialkowski341e8cd2014-11-08 23:14:55 +0100250#define CONFIG_SYS_MMCSD_FS_BOOT_PARTITION 1
Guillaume GARDET602a16c2014-10-15 17:53:11 +0200251#define CONFIG_SPL_FS_LOAD_PAYLOAD_NAME "u-boot.img"
Tom Rini9e341852011-11-18 12:48:11 +0000252
Scott Woodc352a0c2012-09-20 19:09:07 -0500253#define CONFIG_SPL_NAND_BASE
254#define CONFIG_SPL_NAND_DRIVERS
255#define CONFIG_SPL_NAND_ECC
Tom Rini9e341852011-11-18 12:48:11 +0000256
257/* NAND boot config */
Stefano Babic0cd41182015-07-26 15:18:15 +0200258#define CONFIG_SYS_NAND_BUSWIDTH_16BIT
Tom Rini9e341852011-11-18 12:48:11 +0000259#define CONFIG_SYS_NAND_5_ADDR_CYCLE
260#define CONFIG_SYS_NAND_PAGE_COUNT 64
261#define CONFIG_SYS_NAND_PAGE_SIZE 2048
262#define CONFIG_SYS_NAND_OOBSIZE 64
263#define CONFIG_SYS_NAND_BLOCK_SIZE (128*1024)
264#define CONFIG_SYS_NAND_BAD_BLOCK_POS NAND_LARGE_BADBLOCK_POS
265#define CONFIG_SYS_NAND_ECCPOS {2, 3, 4, 5, 6, 7, 8, 9,\
266 10, 11, 12, 13}
267#define CONFIG_SYS_NAND_ECCSIZE 512
268#define CONFIG_SYS_NAND_ECCBYTES 3
pekon gupta3ef49732013-11-18 19:03:01 +0530269#define CONFIG_NAND_OMAP_ECCSCHEME OMAP_ECC_HAM1_CODE_HW
Tom Rini9e341852011-11-18 12:48:11 +0000270#define CONFIG_SYS_NAND_U_BOOT_START CONFIG_SYS_TEXT_BASE
271#define CONFIG_SYS_NAND_U_BOOT_OFFS 0x80000
272
273/*
274 * 1MB into the SDRAM to allow for SPL's bss at the beginning of SDRAM
275 * 64 bytes before this address should be set aside for u-boot.img's
276 * header. That is 0x800FFFC0--0x80100000 should not be used for any
277 * other needs.
278 */
279#define CONFIG_SYS_TEXT_BASE 0x80100000
280#define CONFIG_SYS_SPL_MALLOC_START 0x80208000
281#define CONFIG_SYS_SPL_MALLOC_SIZE 0x100000
282
Srinath714194e2011-04-18 17:40:35 -0400283#endif /* __CONFIG_H */