| /* SPDX-License-Identifier: GPL-2.0+ */ |
| /* |
| * Keystone3 Quality of service endpoint definitions |
| * Auto generated by K3 Resource Partitioning Tool |
| * |
| * Copyright (C) 2024 Texas Instruments Incorporated - https://www.ti.com/ |
| */ |
| |
| #define PULSAR_SL_MCU_0_MEMBDG_RMST0 0x45D10000 |
| #define PULSAR_SL_MCU_0_MEMBDG_WMST0 0x45D10400 |
| #define PULSAR_SL_MCU_0_CPU0_PMST 0x45D10800 |
| #define PULSAR_SL_MCU_0_MEMBDG_RMST1 0x45D11000 |
| #define PULSAR_SL_MCU_0_MEMBDG_WMST1 0x45D11400 |
| #define PULSAR_SL_MCU_0_CPU1_PMST 0x45D11800 |
| #define SA2_UL_MCU_0_CTXCACH_EXT_DMA 0x45D13000 |
| #define ICSS_G_MAIN_0_PR1_EXT_VBUSM 0x45D80000 |
| #define ICSS_G_MAIN_1_PR1_EXT_VBUSM 0x45D80400 |
| #define K3_C66_COREPAC_MAIN_0_C66_MDMA 0x45D81000 |
| #define K3_C66_COREPAC_MAIN_1_C66_MDMA 0x45D81400 |
| #define EMMCSD4SS_MAIN_0_EMMCSDSS_RD 0x45D82000 |
| #define EMMCSD4SS_MAIN_0_EMMCSDSS_WR 0x45D82400 |
| #define EMMCSD4SS_MAIN_1_EMMCSDSS_RD 0x45D82800 |
| #define EMMCSD4SS_MAIN_1_EMMCSDSS_WR 0x45D82C00 |
| #define PULSAR_SL_MAIN_0_MEMBDG_RMST0 0x45D84000 |
| #define PULSAR_SL_MAIN_0_MEMBDG_RMST1 0x45D84400 |
| #define PULSAR_SL_MAIN_0_MEMBDG_WMST0 0x45D84800 |
| #define PULSAR_SL_MAIN_0_MEMBDG_WMST1 0x45D84C00 |
| #define PULSAR_SL_MAIN_1_MEMBDG_RMST0 0x45D85000 |
| #define PULSAR_SL_MAIN_1_MEMBDG_RMST1 0x45D85400 |
| #define PULSAR_SL_MAIN_1_MEMBDG_WMST0 0x45D85800 |
| #define PULSAR_SL_MAIN_1_MEMBDG_WMST1 0x45D85C00 |
| #define COMPUTE_CLUSTER_J7ES_TB_VDC_MAIN_0_GIC_MEM_RD_VBUSM 0x45D86000 |
| #define COMPUTE_CLUSTER_J7ES_TB_VDC_MAIN_0_GIC_MEM_WR_VBUSM 0x45D86400 |
| #define K3_C66_COREPAC_MAIN_0_C66_CFG 0x45D87000 |
| #define K3_C66_COREPAC_MAIN_1_C66_CFG 0x45D87400 |
| #define SA2_UL_MAIN_0_CTXCACH_EXT_DMA 0x45D88800 |
| #define PULSAR_SL_MAIN_0_PBDG_RMST0 0x45D89800 |
| #define PULSAR_SL_MAIN_0_PBDG_RMST1 0x45D89C00 |
| #define PULSAR_SL_MAIN_0_PBDG_WMST0 0x45D8A000 |
| #define PULSAR_SL_MAIN_0_PBDG_WMST1 0x45D8A400 |
| #define PULSAR_SL_MAIN_1_PBDG_RMST0 0x45D8A800 |
| #define PULSAR_SL_MAIN_1_PBDG_RMST1 0x45D8AC00 |
| #define PULSAR_SL_MAIN_1_PBDG_WMST0 0x45D8B000 |
| #define PULSAR_SL_MAIN_1_PBDG_WMST1 0x45D8B400 |
| #define VPFE_MAIN_0_VBUSM_DMA 0x45D8C000 |
| #define VPE_MAIN_0_VPDMA_MST0 0x45D8C400 |
| #define VPE_MAIN_0_VPDMA_MST1 0x45D8C800 |
| #define PCIE_G4X2_MAIN_0_PCIE_MST_RD_HP 0x45D90000 |
| #define PCIE_G4X2_MAIN_0_PCIE_MST_RD_LP 0x45D90400 |
| #define PCIE_G4X2_MAIN_0_PCIE_MST_WR_HP 0x45D90800 |
| #define PCIE_G4X2_MAIN_0_PCIE_MST_WR_LP 0x45D90C00 |
| #define PCIE_G4X2_MAIN_1_PCIE_MST_RD_HP 0x45D91000 |
| #define PCIE_G4X2_MAIN_1_PCIE_MST_RD_LP 0x45D91400 |
| #define PCIE_G4X2_MAIN_1_PCIE_MST_WR_HP 0x45D91800 |
| #define PCIE_G4X2_MAIN_1_PCIE_MST_WR_LP 0x45D91C00 |
| #define PCIE_G4X2_MAIN_2_PCIE_MST_RD_HP 0x45D92000 |
| #define PCIE_G4X2_MAIN_2_PCIE_MST_RD_LP 0x45D92400 |
| #define PCIE_G4X2_MAIN_2_PCIE_MST_WR_HP 0x45D92800 |
| #define PCIE_G4X2_MAIN_2_PCIE_MST_WR_LP 0x45D92C00 |
| #define PCIE_G4X2_MAIN_3_PCIE_MST_RD_HP 0x45D93000 |
| #define PCIE_G4X2_MAIN_3_PCIE_MST_RD_LP 0x45D93400 |
| #define PCIE_G4X2_MAIN_3_PCIE_MST_WR_HP 0x45D93800 |
| #define PCIE_G4X2_MAIN_3_PCIE_MST_WR_LP 0x45D93C00 |
| #define USB3P0SS_16FFC_MAIN_0_MSTR0 0x45D98000 |
| #define USB3P0SS_16FFC_MAIN_0_MSTW0 0x45D98400 |
| #define USB3P0SS_16FFC_MAIN_1_MSTR0 0x45D98800 |
| #define USB3P0SS_16FFC_MAIN_1_MSTW0 0x45D98C00 |
| #define USB3P0SS_16FFC_MAIN_2_MSTR0 0x45D99000 |
| #define USB3P0SS_16FFC_MAIN_2_MSTW0 0x45D99400 |
| #define MLBSS2P0_MAIN_0_MLBSS_DMA_VBUSP 0x45D99C00 |
| #define EMMC8SS_16FFC_MAIN_0_EMMCSS_RD 0x45D9A000 |
| #define EMMC8SS_16FFC_MAIN_0_EMMCSS_WR 0x45D9A400 |
| #define UFSHCI2P1SS_16FFC_MAIN_0_UFSHCI_VBM_MST_RD 0x45D9B000 |
| #define UFSHCI2P1SS_16FFC_MAIN_0_UFSHCI_VBM_MST_WR 0x45D9B400 |
| #define UFSHCI2P1SS_16FFC_MAIN_1_UFSHCI_VBM_MST_RD 0x45D9B800 |
| #define UFSHCI2P1SS_16FFC_MAIN_1_UFSHCI_VBM_MST_WR 0x45D9BC00 |
| #define DEBUGSS_K3_WRAP_CV0_MAIN_0_VBUSMR 0x45DA0000 |
| #define DEBUGSS_K3_WRAP_CV0_MAIN_0_VBUSMW 0x45DA0400 |
| #define PULSAR_SL_MAIN_0_CPU0_PMST 0x45DA4000 |
| #define PULSAR_SL_MAIN_0_CPU1_PMST 0x45DA4400 |
| #define PULSAR_SL_MAIN_1_CPU0_PMST 0x45DA4800 |
| #define PULSAR_SL_MAIN_1_CPU1_PMST 0x45DA4C00 |
| #define DMPAC_TOP_MAIN_0_DATA_MST 0x45DC0000 |
| #define K3_D5520MP2_MAIN_0_M_VBUSM_R 0x45DC0400 |
| #define K3_D5520MP2_MAIN_0_M_VBUSM_W 0x45DC0800 |
| #define K3_VXE384MP2_MAIN_0_M_VBUSM_R 0x45DC0C00 |
| #define K3_VXE384MP2_MAIN_0_M_VBUSM_W 0x45DC1000 |
| #define VPAC_TOP_MAIN_0_DATA_MST_0 0x45DC1400 |
| #define VPAC_TOP_MAIN_0_DATA_MST_1 0x45DC1800 |
| #define VPAC_TOP_MAIN_0_LDC0_M_MST 0x45DC1C00 |
| #define K3_DSS_MAIN_0_DSS_INST0_VBUSM_DMA 0x45DC2000 |
| #define K3_DSS_MAIN_0_DSS_INST0_VBUSM_FBDC 0x45DC2400 |
| #define J7_LASCAR_GPU_WRAP_MAIN_0_M0_VBUSM_R_ASYNC 0x45DC5000 |
| #define J7_LASCAR_GPU_WRAP_MAIN_0_M0_VBUSM_W_ASYNC 0x45DC5800 |
| #define J7_LASCAR_GPU_WRAP_MAIN_0_M1_VBUSM_R_ASYNC 0x45DC6000 |
| #define J7_LASCAR_GPU_WRAP_MAIN_0_M1_VBUSM_W_ASYNC 0x45DC6800 |