| /* |
| * Copyright 2011 Freescale Semiconductor, Inc. |
| * |
| * SPDX-License-Identifier: GPL-2.0+ |
| */ |
| |
| #include <common.h> |
| #include <ns16550.h> |
| #include <asm/io.h> |
| #include <nand.h> |
| #include <asm/fsl_law.h> |
| #include <asm/fsl_ddr_sdram.h> |
| |
| |
| /* |
| * Fixed sdram init -- doesn't use serial presence detect. |
| */ |
| void sdram_init(void) |
| { |
| volatile ccsr_ddr_t *ddr = (ccsr_ddr_t *)CONFIG_SYS_MPC8xxx_DDR_ADDR; |
| |
| __raw_writel(CONFIG_SYS_DDR_CS0_BNDS, &ddr->cs0_bnds); |
| __raw_writel(CONFIG_SYS_DDR_CS0_CONFIG, &ddr->cs0_config); |
| #if CONFIG_CHIP_SELECTS_PER_CTRL > 1 |
| __raw_writel(CONFIG_SYS_DDR_CS1_BNDS, &ddr->cs1_bnds); |
| __raw_writel(CONFIG_SYS_DDR_CS1_CONFIG, &ddr->cs1_config); |
| #endif |
| __raw_writel(CONFIG_SYS_DDR_TIMING_3, &ddr->timing_cfg_3); |
| __raw_writel(CONFIG_SYS_DDR_TIMING_0, &ddr->timing_cfg_0); |
| __raw_writel(CONFIG_SYS_DDR_TIMING_1, &ddr->timing_cfg_1); |
| __raw_writel(CONFIG_SYS_DDR_TIMING_2, &ddr->timing_cfg_2); |
| |
| __raw_writel(CONFIG_SYS_DDR_CONTROL_2, &ddr->sdram_cfg_2); |
| __raw_writel(CONFIG_SYS_DDR_MODE_1, &ddr->sdram_mode); |
| __raw_writel(CONFIG_SYS_DDR_MODE_2, &ddr->sdram_mode_2); |
| |
| __raw_writel(CONFIG_SYS_DDR_INTERVAL, &ddr->sdram_interval); |
| __raw_writel(CONFIG_SYS_DDR_DATA_INIT, &ddr->sdram_data_init); |
| __raw_writel(CONFIG_SYS_DDR_CLK_CTRL, &ddr->sdram_clk_cntl); |
| |
| __raw_writel(CONFIG_SYS_DDR_TIMING_4, &ddr->timing_cfg_4); |
| __raw_writel(CONFIG_SYS_DDR_TIMING_5, &ddr->timing_cfg_5); |
| __raw_writel(CONFIG_SYS_DDR_ZQ_CONTROL, &ddr->ddr_zq_cntl); |
| __raw_writel(CONFIG_SYS_DDR_WRLVL_CONTROL, &ddr->ddr_wrlvl_cntl); |
| |
| /* Set, but do not enable the memory */ |
| __raw_writel(CONFIG_SYS_DDR_CONTROL & ~SDRAM_CFG_MEM_EN, |
| &ddr->sdram_cfg); |
| |
| in_be32(&ddr->sdram_cfg); |
| udelay(500); |
| |
| /* Let the controller go */ |
| out_be32(&ddr->sdram_cfg, in_be32(&ddr->sdram_cfg) | SDRAM_CFG_MEM_EN); |
| in_be32(&ddr->sdram_cfg); |
| |
| set_next_law(0, CONFIG_SYS_SDRAM_SIZE_LAW, LAW_TRGT_IF_DDR_1); |
| } |
| |
| const static u32 sysclk_tbl[] = { |
| 66666000, 7499900, 83332500, 8999900, |
| 99999000, 11111000, 12499800, 13333200 |
| }; |
| |
| void board_init_f(ulong bootflag) |
| { |
| int px_spd; |
| u32 plat_ratio, sys_clk, bus_clk; |
| ccsr_gur_t *gur = (void *)CONFIG_SYS_MPC85xx_GUTS_ADDR; |
| |
| /* for FPGA */ |
| set_lbc_br(2, CONFIG_SYS_BR2_PRELIM); |
| set_lbc_or(2, CONFIG_SYS_OR2_PRELIM); |
| |
| /* initialize selected port with appropriate baud rate */ |
| px_spd = in_8((unsigned char *)(PIXIS_BASE + PIXIS_SPD)); |
| sys_clk = sysclk_tbl[px_spd & PIXIS_SPD_SYSCLK_MASK]; |
| plat_ratio = in_be32(&gur->porpllsr) & MPC85xx_PORPLLSR_PLAT_RATIO; |
| bus_clk = sys_clk * plat_ratio / 2; |
| |
| NS16550_init((NS16550_t)CONFIG_SYS_NS16550_COM1, |
| bus_clk / 16 / CONFIG_BAUDRATE); |
| |
| puts("\nNAND boot... "); |
| |
| /* Initialize the DDR3 */ |
| sdram_init(); |
| |
| /* copy code to RAM and jump to it - this should not return */ |
| /* NOTE - code has to be copied out of NAND buffer before |
| * other blocks can be read. |
| */ |
| relocate_code(CONFIG_SPL_RELOC_STACK, 0, |
| CONFIG_SPL_RELOC_TEXT_BASE); |
| } |
| |
| void board_init_r(gd_t *gd, ulong dest_addr) |
| { |
| nand_boot(); |
| } |
| |
| void putc(char c) |
| { |
| if (c == '\n') |
| NS16550_putc((NS16550_t)CONFIG_SYS_NS16550_COM1, '\r'); |
| |
| NS16550_putc((NS16550_t)CONFIG_SYS_NS16550_COM1, c); |
| } |
| |
| void puts(const char *str) |
| { |
| while (*str) |
| putc(*str++); |
| } |