| /* SPDX-License-Identifier: GPL-2.0+ */ |
| /* |
| * (C) Copyright 2010, 2011 |
| * NVIDIA Corporation <www.nvidia.com> |
| */ |
| |
| #ifndef _WARMBOOT_AVP_H_ |
| #define _WARMBOOT_AVP_H_ |
| |
| #define TEGRA_DEV_L 0 |
| #define TEGRA_DEV_H 1 |
| #define TEGRA_DEV_U 2 |
| |
| #define SIMPLE_PLLX (CLOCK_ID_XCPU - CLOCK_ID_FIRST_SIMPLE) |
| #define SIMPLE_PLLE (CLOCK_ID_EPCI - CLOCK_ID_FIRST_SIMPLE) |
| |
| #define TIMER_USEC_CNTR (NV_PA_TMRUS_BASE + 0) |
| #define TIMER_USEC_CFG (NV_PA_TMRUS_BASE + 4) |
| |
| #define USEC_CFG_DIVISOR_MASK 0xffff |
| |
| #define CFG_CTL_TBE (1 << 7) |
| #define CFG_CTL_JTAG (1 << 6) |
| |
| #define CPU_RST (1 << 0) |
| #define CLK_ENB_CPU (1 << 0) |
| #define SWR_TRIG_SYS_RST (1 << 2) |
| #define SWR_CSITE_RST (1 << 9) |
| |
| #define PWRGATE_STATUS_CPU (1 << 0) |
| #define PWRGATE_TOGGLE_PARTID_CPU (0 << 0) |
| #define PWRGATE_TOGGLE_START (1 << 8) |
| |
| #define CPU_CMPLX_CPU_BRIDGE_CLKDIV_4 (3 << 0) |
| #define CPU_CMPLX_CPU0_CLK_STP_STOP (1 << 8) |
| #define CPU_CMPLX_CPU0_CLK_STP_RUN (0 << 8) |
| #define CPU_CMPLX_CPU1_CLK_STP_STOP (1 << 9) |
| #define CPU_CMPLX_CPU1_CLK_STP_RUN (0 << 9) |
| |
| #define CPU_CMPLX_CPURESET0 (1 << 0) |
| #define CPU_CMPLX_CPURESET1 (1 << 1) |
| #define CPU_CMPLX_DERESET0 (1 << 4) |
| #define CPU_CMPLX_DERESET1 (1 << 5) |
| #define CPU_CMPLX_DBGRESET0 (1 << 12) |
| #define CPU_CMPLX_DBGRESET1 (1 << 13) |
| |
| #define PLLM_OUT1_RSTN_RESET_DISABLE (1 << 0) |
| #define PLLM_OUT1_CLKEN_ENABLE (1 << 1) |
| #define PLLM_OUT1_RATIO_VAL_8 (8 << 8) |
| |
| #define SCLK_SYS_STATE_IDLE (1 << 28) |
| #define SCLK_SWAKE_FIQ_SRC_PLLM_OUT1 (7 << 12) |
| #define SCLK_SWAKE_IRQ_SRC_PLLM_OUT1 (7 << 8) |
| #define SCLK_SWAKE_RUN_SRC_PLLM_OUT1 (7 << 4) |
| #define SCLK_SWAKE_IDLE_SRC_PLLM_OUT1 (7 << 0) |
| |
| #define EVENT_ZERO_VAL_20 (20 << 0) |
| #define EVENT_MSEC (1 << 24) |
| #define EVENT_JTAG (1 << 28) |
| #define EVENT_MODE_STOP (2 << 29) |
| |
| #define CCLK_PLLP_BURST_POLICY 0x20004444 |
| |
| #endif |