| * Ricado Ribalda-Universidad Autonoma de Madrid-ricardo.ribalda@uam.es |
| * This work has been supported by: QTechnology http://qtec.com/ |
| * based on xparameters.h by Xilinx |
| * SPDX-License-Identifier: GPL-2.0+ |
| #define XPAR_DDR2_SDRAM_MEM_BASEADDR 0x00000000 |
| #define XPAR_INTC_0_BASEADDR 0x81800000 |
| #define XPAR_UARTLITE_0_BASEADDR 0x84000000 |
| #define XPAR_FLASH_MEM0_BASEADDR 0xFF000000 |
| #define XPAR_PLB_CLOCK_FREQ_HZ 100000000 |
| #define XPAR_CORE_CLOCK_FREQ_HZ 400000000 |
| #define XPAR_INTC_MAX_NUM_INTR_INPUTS 13 |
| #define XPAR_UARTLITE_0_BAUDRATE 9600 |