developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 1 | /* |
| 2 | * switch_fun.c: switch function sets |
| 3 | */ |
| 4 | #include <stdio.h> |
| 5 | #include <stdlib.h> |
| 6 | #include <unistd.h> |
| 7 | #include <string.h> |
| 8 | #include <stdbool.h> |
| 9 | #include <sys/ioctl.h> |
| 10 | #include <sys/socket.h> |
| 11 | #include <linux/if.h> |
| 12 | #include <stdbool.h> |
| 13 | #include <time.h> |
developer | 1afdd34 | 2024-04-08 14:04:38 +0800 | [diff] [blame] | 14 | #include <errno.h> |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 15 | |
| 16 | #include "switch_extend.h" |
| 17 | #include "switch_netlink.h" |
| 18 | #include "switch_ioctl.h" |
| 19 | #include "switch_fun.h" |
| 20 | |
| 21 | #define leaky_bucket 0 |
| 22 | |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 23 | struct switch_func_s mt753x_switch_func = { |
| 24 | .pf_table_dump = table_dump, |
| 25 | .pf_table_clear = table_clear, |
| 26 | .pf_switch_reset = switch_reset, |
| 27 | .pf_doArlAging = doArlAging, |
| 28 | .pf_read_mib_counters = read_mib_counters, |
| 29 | .pf_clear_mib_counters = clear_mib_counters, |
| 30 | .pf_read_output_queue_counters = read_output_queue_counters, |
| 31 | .pf_read_free_page_counters = read_free_page_counters, |
| 32 | .pf_rate_control = rate_control, |
| 33 | .pf_igress_rate_set = ingress_rate_set, |
| 34 | .pf_egress_rate_set = egress_rate_set, |
| 35 | .pf_table_add = table_add, |
| 36 | .pf_table_del_fid = table_del_fid, |
| 37 | .pf_table_del_vid = table_del_vid, |
| 38 | .pf_table_search_mac_fid = table_search_mac_fid, |
| 39 | .pf_table_search_mac_vid = table_search_mac_vid, |
| 40 | .pf_global_set_mac_fc = global_set_mac_fc, |
| 41 | .pf_set_mac_pfc = set_mac_pfc, |
| 42 | .pf_qos_sch_select = qos_sch_select, |
| 43 | .pf_qos_set_base = qos_set_base, |
| 44 | .pf_qos_wfq_set_weight = qos_wfq_set_weight, |
| 45 | .pf_qos_set_portpri = qos_set_portpri, |
| 46 | .pf_qos_set_dscppri = qos_set_dscppri, |
| 47 | .pf_qos_pri_mapping_queue = qos_pri_mapping_queue, |
| 48 | .pf_doStp = doStp, |
| 49 | .pf_sip_dump = sip_dump, |
| 50 | .pf_sip_add = sip_add, |
| 51 | .pf_sip_del = sip_del, |
| 52 | .pf_sip_clear = sip_clear, |
| 53 | .pf_dip_dump = dip_dump, |
| 54 | .pf_dip_add = dip_add, |
| 55 | .pf_dip_del = dip_del, |
| 56 | .pf_dip_clear = dip_clear, |
| 57 | .pf_set_mirror_to = set_mirror_to, |
| 58 | .pf_set_mirror_from = set_mirror_from, |
| 59 | .pf_doMirrorEn = doMirrorEn, |
| 60 | .pf_doMirrorPortBased = doMirrorPortBased, |
| 61 | .pf_acl_dip_add = acl_dip_add, |
| 62 | .pf_acl_dip_modify = acl_dip_modify, |
| 63 | .pf_acl_dip_pppoe = acl_dip_pppoe, |
| 64 | .pf_acl_dip_trtcm = acl_dip_trtcm, |
| 65 | .pf_acl_dip_meter = acl_dip_meter, |
| 66 | .pf_acl_mac_add = acl_mac_add, |
| 67 | .pf_acl_ethertype = acl_ethertype, |
| 68 | .pf_acl_sp_add = acl_sp_add, |
| 69 | .pf_acl_l4_add = acl_l4_add, |
| 70 | .pf_acl_port_enable = acl_port_enable, |
| 71 | .pf_acl_table_add = acl_table_add, |
| 72 | .pf_acl_mask_table_add = acl_mask_table_add, |
| 73 | .pf_acl_rule_table_add = acl_rule_table_add, |
| 74 | .pf_acl_rate_table_add = acl_rate_table_add, |
| 75 | .pf_vlan_dump = vlan_dump, |
| 76 | .pf_vlan_set = vlan_set, |
| 77 | .pf_vlan_clear = vlan_clear, |
| 78 | .pf_doVlanSetVid = doVlanSetVid, |
| 79 | .pf_doVlanSetPvid = doVlanSetPvid, |
| 80 | .pf_doVlanSetAccFrm = doVlanSetAccFrm, |
| 81 | .pf_doVlanSetPortAttr = doVlanSetPortAttr, |
| 82 | .pf_doVlanSetPortMode = doVlanSetPortMode, |
| 83 | .pf_doVlanSetEgressTagPCR = doVlanSetEgressTagPCR, |
| 84 | .pf_doVlanSetEgressTagPVC = doVlanSetEgressTagPVC, |
| 85 | .pf_igmp_on = igmp_on, |
| 86 | .pf_igmp_off = igmp_off, |
| 87 | .pf_igmp_enable = igmp_enable, |
| 88 | .pf_igmp_disable = igmp_disable, |
| 89 | .pf_collision_pool_enable = collision_pool_enable, |
| 90 | .pf_collision_pool_mac_dump = collision_pool_mac_dump, |
| 91 | .pf_collision_pool_dip_dump = collision_pool_dip_dump, |
| 92 | .pf_collision_pool_sip_dump = collision_pool_sip_dump, |
| 93 | .pf_pfc_get_rx_counter = pfc_get_rx_counter, |
| 94 | .pf_pfc_get_tx_counter = pfc_get_tx_counter, |
| 95 | .pf_eee_enable = eee_enable, |
| 96 | .pf_eee_dump = eee_dump, |
| 97 | }; |
| 98 | |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 99 | static int getnext(char *src, int separator, char *dest) |
| 100 | { |
| 101 | char *c; |
| 102 | int len; |
| 103 | |
| 104 | if ((src == NULL) || (dest == NULL)) |
| 105 | return -1; |
| 106 | |
| 107 | c = strchr(src, separator); |
developer | 5dfa8b7 | 2022-11-03 11:33:07 +0800 | [diff] [blame] | 108 | if (c == NULL) |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 109 | return -1; |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 110 | |
| 111 | len = c - src; |
| 112 | strncpy(dest, src, len); |
| 113 | dest[len] = '\0'; |
| 114 | return len + 1; |
| 115 | } |
| 116 | |
| 117 | static int str_to_ip(unsigned int *ip, char *str) |
| 118 | { |
| 119 | int i; |
| 120 | int len; |
| 121 | char *ptr = str; |
| 122 | char buf[128]; |
| 123 | unsigned char c[4]; |
| 124 | |
| 125 | for (i = 0; i < 3; ++i) { |
| 126 | if ((len = getnext(ptr, '.', buf)) == -1) |
| 127 | return 1; |
| 128 | c[i] = atoi(buf); |
| 129 | ptr += len; |
| 130 | } |
| 131 | c[3] = atoi(ptr); |
| 132 | *ip = (c[0] << 24) + (c[1] << 16) + (c[2] << 8) + c[3]; |
| 133 | return 0; |
| 134 | } |
| 135 | |
| 136 | /*convert IP address from number to string */ |
developer | fed736e | 2024-07-12 14:00:34 +0800 | [diff] [blame^] | 137 | static void ip_to_str(char *str, size_t size, unsigned int ip) |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 138 | { |
developer | 5dfa8b7 | 2022-11-03 11:33:07 +0800 | [diff] [blame] | 139 | unsigned char *ptr = (unsigned char *)&ip; |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 140 | unsigned char c[4]; |
developer | fed736e | 2024-07-12 14:00:34 +0800 | [diff] [blame^] | 141 | int ret; |
| 142 | |
| 143 | if (str == NULL || size == 0) { |
| 144 | printf("convert IP address failed\n"); |
| 145 | return; |
| 146 | } |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 147 | |
| 148 | c[0] = *(ptr); |
| 149 | c[1] = *(ptr + 1); |
| 150 | c[2] = *(ptr + 2); |
| 151 | c[3] = *(ptr + 3); |
developer | fed736e | 2024-07-12 14:00:34 +0800 | [diff] [blame^] | 152 | |
| 153 | ret = snprintf(str, size, "%d.%d.%d.%d", c[3], c[2], c[1], c[0]); |
| 154 | if (ret < 0) { |
| 155 | printf("Encoding error in snprintf\n"); |
| 156 | return; |
| 157 | } else if ((size_t)ret >= size) { |
| 158 | printf("Required size %d, provided size %zu\n", ret, size); |
| 159 | return; |
| 160 | } |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 161 | } |
| 162 | |
developer | 5dfa8b7 | 2022-11-03 11:33:07 +0800 | [diff] [blame] | 163 | int reg_read(unsigned int offset, unsigned int *value) |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 164 | { |
| 165 | int ret = -1; |
| 166 | |
| 167 | if (nl_init_flag == true) { |
| 168 | ret = reg_read_netlink(attres, offset, value); |
| 169 | } else { |
| 170 | if (attres->dev_id == -1) |
| 171 | ret = reg_read_ioctl(offset, value); |
| 172 | } |
| 173 | if (ret < 0) { |
| 174 | printf("Read fail\n"); |
developer | 5dfa8b7 | 2022-11-03 11:33:07 +0800 | [diff] [blame] | 175 | *value = 0; |
| 176 | return ret; |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 177 | } |
| 178 | |
| 179 | return 0; |
| 180 | } |
| 181 | |
developer | 5dfa8b7 | 2022-11-03 11:33:07 +0800 | [diff] [blame] | 182 | int reg_write(unsigned int offset, unsigned int value) |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 183 | { |
| 184 | int ret = -1; |
| 185 | |
| 186 | if (nl_init_flag == true) { |
| 187 | ret = reg_write_netlink(attres, offset, value); |
| 188 | } else { |
| 189 | if (attres->dev_id == -1) |
| 190 | ret = reg_write_ioctl(offset, value); |
| 191 | } |
| 192 | if (ret < 0) { |
| 193 | printf("Write fail\n"); |
| 194 | exit_free(); |
| 195 | exit(0); |
| 196 | } |
| 197 | return 0; |
| 198 | } |
| 199 | |
developer | 5dfa8b7 | 2022-11-03 11:33:07 +0800 | [diff] [blame] | 200 | int mii_mgr_read(unsigned int port_num, unsigned int reg, unsigned int *value) |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 201 | { |
developer | 5dfa8b7 | 2022-11-03 11:33:07 +0800 | [diff] [blame] | 202 | int ret; |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 203 | |
developer | 5dfa8b7 | 2022-11-03 11:33:07 +0800 | [diff] [blame] | 204 | if (port_num > 31) { |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 205 | printf("Invalid Port or PHY addr \n"); |
| 206 | return -1; |
| 207 | } |
| 208 | |
| 209 | if (nl_init_flag == true) |
| 210 | ret = phy_cl22_read_netlink(attres, port_num, reg, value); |
| 211 | else |
| 212 | ret = mii_mgr_cl22_read_ioctl(port_num, reg, value); |
| 213 | |
| 214 | if (ret < 0) { |
developer | 5dfa8b7 | 2022-11-03 11:33:07 +0800 | [diff] [blame] | 215 | printf("Phy cl22 read fail\n"); |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 216 | exit_free(); |
| 217 | exit(0); |
| 218 | } |
| 219 | |
| 220 | return 0; |
| 221 | } |
| 222 | |
| 223 | int mii_mgr_write(unsigned int port_num, unsigned int reg, unsigned int value) |
| 224 | { |
developer | 5dfa8b7 | 2022-11-03 11:33:07 +0800 | [diff] [blame] | 225 | int ret; |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 226 | |
developer | 5dfa8b7 | 2022-11-03 11:33:07 +0800 | [diff] [blame] | 227 | if (port_num > 31) { |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 228 | printf("Invalid Port or PHY addr \n"); |
| 229 | return -1; |
| 230 | } |
| 231 | |
| 232 | if (nl_init_flag == true) |
| 233 | ret = phy_cl22_write_netlink(attres, port_num, reg, value); |
| 234 | else |
| 235 | ret = mii_mgr_cl22_write_ioctl(port_num, reg, value); |
| 236 | |
| 237 | if (ret < 0) { |
developer | 5dfa8b7 | 2022-11-03 11:33:07 +0800 | [diff] [blame] | 238 | printf("Phy cl22 write fail\n"); |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 239 | exit_free(); |
| 240 | exit(0); |
| 241 | } |
| 242 | |
| 243 | return 0; |
| 244 | } |
| 245 | |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 246 | int mii_mgr_c45_read(unsigned int port_num, unsigned int dev, unsigned int reg, |
| 247 | unsigned int *value) |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 248 | { |
developer | 5dfa8b7 | 2022-11-03 11:33:07 +0800 | [diff] [blame] | 249 | int ret; |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 250 | |
developer | 5dfa8b7 | 2022-11-03 11:33:07 +0800 | [diff] [blame] | 251 | if (port_num > 31) { |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 252 | printf("Invalid Port or PHY addr \n"); |
| 253 | return -1; |
| 254 | } |
| 255 | |
| 256 | if (nl_init_flag == true) |
| 257 | ret = phy_cl45_read_netlink(attres, port_num, dev, reg, value); |
| 258 | else |
| 259 | ret = mii_mgr_cl45_read_ioctl(port_num, dev, reg, value); |
| 260 | |
| 261 | if (ret < 0) { |
developer | 5dfa8b7 | 2022-11-03 11:33:07 +0800 | [diff] [blame] | 262 | printf("Phy cl45 read fail\n"); |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 263 | exit_free(); |
| 264 | exit(0); |
| 265 | } |
| 266 | |
| 267 | return 0; |
| 268 | } |
| 269 | |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 270 | int mii_mgr_c45_write(unsigned int port_num, unsigned int dev, unsigned int reg, |
| 271 | unsigned int value) |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 272 | { |
developer | 5dfa8b7 | 2022-11-03 11:33:07 +0800 | [diff] [blame] | 273 | int ret; |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 274 | |
developer | 5dfa8b7 | 2022-11-03 11:33:07 +0800 | [diff] [blame] | 275 | if (port_num > 31) { |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 276 | printf("Invalid Port or PHY addr \n"); |
| 277 | return -1; |
| 278 | } |
| 279 | |
| 280 | if (nl_init_flag == true) |
| 281 | ret = phy_cl45_write_netlink(attres, port_num, dev, reg, value); |
| 282 | else |
| 283 | ret = mii_mgr_cl45_write_ioctl(port_num, dev, reg, value); |
| 284 | |
| 285 | if (ret < 0) { |
developer | 5dfa8b7 | 2022-11-03 11:33:07 +0800 | [diff] [blame] | 286 | printf("Phy cl45 write fail\n"); |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 287 | exit_free(); |
| 288 | exit(0); |
| 289 | } |
developer | 5dfa8b7 | 2022-11-03 11:33:07 +0800 | [diff] [blame] | 290 | |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 291 | return 0; |
| 292 | } |
| 293 | |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 294 | int phy_dump(int phy_addr) |
| 295 | { |
developer | 5dfa8b7 | 2022-11-03 11:33:07 +0800 | [diff] [blame] | 296 | int ret; |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 297 | |
| 298 | if (nl_init_flag == true) |
| 299 | ret = phy_dump_netlink(attres, phy_addr); |
| 300 | else |
| 301 | ret = phy_dump_ioctl(phy_addr); |
| 302 | |
| 303 | if (ret < 0) { |
| 304 | printf("Phy dump fail\n"); |
| 305 | exit_free(); |
| 306 | exit(0); |
| 307 | } |
| 308 | |
| 309 | return 0; |
| 310 | } |
| 311 | |
| 312 | void phy_crossover(int argc, char *argv[]) |
| 313 | { |
developer | 5dfa8b7 | 2022-11-03 11:33:07 +0800 | [diff] [blame] | 314 | unsigned int port_num = strtoul(argv[2], NULL, 10); |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 315 | unsigned int value = 0; |
developer | 5dfa8b7 | 2022-11-03 11:33:07 +0800 | [diff] [blame] | 316 | int ret; |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 317 | |
developer | 5dfa8b7 | 2022-11-03 11:33:07 +0800 | [diff] [blame] | 318 | if (port_num > 4) { |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 319 | printf("invaild value, port_name:0~4\n"); |
| 320 | return; |
| 321 | } |
| 322 | |
| 323 | if (nl_init_flag == true) |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 324 | ret = |
| 325 | phy_cl45_read_netlink(attres, port_num, 0x1E, |
| 326 | MT7530_T10_TEST_CONTROL, &value); |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 327 | else |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 328 | ret = |
| 329 | mii_mgr_cl45_read_ioctl(port_num, 0x1E, |
| 330 | MT7530_T10_TEST_CONTROL, &value); |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 331 | if (ret < 0) { |
| 332 | printf("phy_cl45 read fail\n"); |
| 333 | exit_free(); |
| 334 | exit(0); |
| 335 | } |
| 336 | |
| 337 | printf("mii_mgr_cl45:"); |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 338 | printf("Read: port#=%d, device=0x%x, reg=0x%x, value=0x%x\n", port_num, |
| 339 | 0x1E, MT7530_T10_TEST_CONTROL, value); |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 340 | |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 341 | if (!strncmp(argv[3], "auto", 5)) { |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 342 | value &= (~(0x3 << 3)); |
| 343 | } else if (!strncmp(argv[3], "mdi", 4)) { |
| 344 | value &= (~(0x3 << 3)); |
| 345 | value |= (0x2 << 3); |
| 346 | } else if (!strncmp(argv[3], "mdix", 5)) { |
| 347 | value |= (0x3 << 3); |
| 348 | } else { |
| 349 | printf("invaild parameter\n"); |
| 350 | return; |
| 351 | } |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 352 | printf("Write: port#=%d, device=0x%x, reg=0x%x. value=0x%x\n", port_num, |
| 353 | 0x1E, MT7530_T10_TEST_CONTROL, value); |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 354 | |
| 355 | if (nl_init_flag == true) |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 356 | ret = |
| 357 | phy_cl45_write_netlink(attres, port_num, 0x1E, |
| 358 | MT7530_T10_TEST_CONTROL, value); |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 359 | else |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 360 | ret = |
| 361 | mii_mgr_cl45_write_ioctl(port_num, 0x1E, |
| 362 | MT7530_T10_TEST_CONTROL, value); |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 363 | |
| 364 | if (ret < 0) { |
| 365 | printf("phy_cl45 write fail\n"); |
| 366 | exit_free(); |
| 367 | exit(0); |
| 368 | } |
| 369 | } |
| 370 | |
| 371 | int rw_phy_token_ring(int argc, char *argv[]) |
| 372 | { |
developer | 5dfa8b7 | 2022-11-03 11:33:07 +0800 | [diff] [blame] | 373 | int ch_addr, node_addr, data_addr; |
| 374 | unsigned int tr_reg_control; |
| 375 | unsigned int val_l = 0; |
| 376 | unsigned int val_h = 0; |
| 377 | unsigned int port_num; |
developer | fed736e | 2024-07-12 14:00:34 +0800 | [diff] [blame^] | 378 | char *endptr; |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 379 | |
| 380 | if (argc < 4) |
| 381 | return -1; |
| 382 | |
| 383 | if (argv[2][0] == 'r') { |
| 384 | if (argc != 7) |
| 385 | return -1; |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 386 | mii_mgr_write(0, 0x1f, 0x52b5); // r31 = 0x52b5 |
developer | fed736e | 2024-07-12 14:00:34 +0800 | [diff] [blame^] | 387 | |
| 388 | errno = 0; |
| 389 | port_num = strtoul(argv[3], &endptr, 10); |
| 390 | if (errno != 0 || *endptr != '\0' || port_num > MAX_PORT) { |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 391 | printf("Illegal port index and port:0~6\n"); |
| 392 | return -1; |
| 393 | } |
developer | fed736e | 2024-07-12 14:00:34 +0800 | [diff] [blame^] | 394 | |
| 395 | errno = 0; |
| 396 | ch_addr = strtoul(argv[4], &endptr, 10); |
| 397 | if (errno != 0 || *endptr != '\0') |
| 398 | goto error; |
| 399 | |
| 400 | errno = 0; |
| 401 | node_addr = strtoul(argv[5], &endptr, 16); |
| 402 | if (errno != 0 || *endptr != '\0') |
| 403 | goto error; |
| 404 | |
| 405 | errno = 0; |
| 406 | data_addr = strtoul(argv[6], &endptr, 16); |
| 407 | if (errno != 0 || *endptr != '\0') |
| 408 | goto error; |
| 409 | |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 410 | printf("port = %x, ch_addr = %x, node_addr=%x, data_addr=%x\n", |
| 411 | port_num, ch_addr, node_addr, data_addr); |
| 412 | tr_reg_control = |
| 413 | (1 << 15) | (1 << 13) | (ch_addr << 11) | (node_addr << 7) | |
| 414 | (data_addr << 1); |
| 415 | mii_mgr_write(port_num, 16, tr_reg_control); // r16 = tr_reg_control |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 416 | mii_mgr_read(port_num, 17, &val_l); |
| 417 | mii_mgr_read(port_num, 18, &val_h); |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 418 | printf |
| 419 | ("switch trreg read tr_reg_control=%x, value_H=%x, value_L=%x\n", |
| 420 | tr_reg_control, val_h, val_l); |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 421 | } else if (argv[2][0] == 'w') { |
| 422 | if (argc != 9) |
| 423 | return -1; |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 424 | mii_mgr_write(0, 0x1f, 0x52b5); // r31 = 0x52b5 |
developer | fed736e | 2024-07-12 14:00:34 +0800 | [diff] [blame^] | 425 | |
| 426 | errno = 0; |
| 427 | port_num = strtoul(argv[3], &endptr, 10); |
| 428 | if (errno != 0 || *endptr != '\0' || port_num > MAX_PORT) { |
| 429 | printf("Illegal port index and port:0~6\n"); |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 430 | return -1; |
| 431 | } |
developer | fed736e | 2024-07-12 14:00:34 +0800 | [diff] [blame^] | 432 | |
| 433 | errno = 0; |
| 434 | ch_addr = strtoul(argv[4], &endptr, 10); |
| 435 | if (errno != 0 || *endptr != '\0') |
| 436 | goto error; |
| 437 | |
| 438 | errno = 0; |
| 439 | node_addr = strtoul(argv[5], &endptr, 16); |
| 440 | if (errno != 0 || *endptr != '\0') |
| 441 | goto error; |
| 442 | |
| 443 | errno = 0; |
| 444 | data_addr = strtoul(argv[6], &endptr, 16); |
| 445 | if (errno != 0 || *endptr != '\0') |
| 446 | goto error; |
| 447 | |
| 448 | errno = 0; |
| 449 | val_h = strtoul(argv[7], &endptr, 16); |
| 450 | if (errno != 0 || *endptr != '\0') |
| 451 | goto error; |
| 452 | |
| 453 | errno = 0; |
| 454 | val_l = strtoul(argv[8], &endptr, 16); |
| 455 | if (errno != 0 || *endptr != '\0') |
| 456 | goto error; |
| 457 | |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 458 | printf("port = %x, ch_addr = %x, node_addr=%x, data_addr=%x\n", |
| 459 | port_num, ch_addr, node_addr, data_addr); |
| 460 | tr_reg_control = |
| 461 | (1 << 15) | (0 << 13) | (ch_addr << 11) | (node_addr << 7) | |
| 462 | (data_addr << 1); |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 463 | mii_mgr_write(port_num, 17, val_l); |
| 464 | mii_mgr_write(port_num, 18, val_h); |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 465 | mii_mgr_write(port_num, 16, tr_reg_control); // r16 = tr_reg_control |
| 466 | printf |
| 467 | ("switch trreg Write tr_reg_control=%x, value_H=%x, value_L=%x\n", |
| 468 | tr_reg_control, val_h, val_l); |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 469 | } else |
| 470 | return -1; |
developer | fed736e | 2024-07-12 14:00:34 +0800 | [diff] [blame^] | 471 | |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 472 | return 0; |
developer | fed736e | 2024-07-12 14:00:34 +0800 | [diff] [blame^] | 473 | |
| 474 | error: |
| 475 | printf("\n**Illegal parameters\n"); |
| 476 | return -1; |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 477 | } |
| 478 | |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 479 | void write_acl_table(unsigned char tbl_idx, unsigned int vawd1, |
| 480 | unsigned int vawd2) |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 481 | { |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 482 | unsigned int value = 0, reg = 0; |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 483 | unsigned int max_index; |
| 484 | |
developer | 5dfa8b7 | 2022-11-03 11:33:07 +0800 | [diff] [blame] | 485 | if (chip_name == 0x7531 || chip_name == 0x7988) |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 486 | max_index = 256; |
| 487 | else |
| 488 | max_index = 64; |
| 489 | |
| 490 | printf("Pattern_acl_tbl_idx:%d\n", tbl_idx); |
| 491 | |
| 492 | if (tbl_idx >= max_index) { |
| 493 | printf(HELP_ACL_ACL_TBL_ADD); |
| 494 | return; |
| 495 | } |
| 496 | |
| 497 | reg = REG_VTCR_ADDR; |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 498 | while (1) { // wait until not busy |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 499 | reg_read(reg, &value); |
| 500 | if ((value & REG_VTCR_BUSY_MASK) == 0) { |
| 501 | break; |
| 502 | } |
| 503 | } |
| 504 | reg_write(REG_VAWD1_ADDR, vawd1); |
| 505 | printf("write reg: %x, value: %x\n", REG_VAWD1_ADDR, vawd1); |
| 506 | reg_write(REG_VAWD2_ADDR, vawd2); |
| 507 | printf("write reg: %x, value: %x\n", REG_VAWD2_ADDR, vawd2); |
| 508 | reg = REG_VTCR_ADDR; |
| 509 | value = REG_VTCR_BUSY_MASK | (0x05 << REG_VTCR_FUNC_OFFT) | tbl_idx; |
| 510 | reg_write(reg, value); |
| 511 | printf("write reg: %x, value: %x\n", reg, value); |
| 512 | |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 513 | while (1) { // wait until not busy |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 514 | reg_read(reg, &value); |
| 515 | if ((value & REG_VTCR_BUSY_MASK) == 0) |
| 516 | break; |
| 517 | } |
| 518 | } |
| 519 | |
| 520 | void acl_table_add(int argc, char *argv[]) |
| 521 | { |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 522 | unsigned int vawd1 = 0, vawd2 = 0; |
| 523 | unsigned char tbl_idx = 0; |
developer | fed736e | 2024-07-12 14:00:34 +0800 | [diff] [blame^] | 524 | char *endptr; |
| 525 | |
| 526 | errno = 0; |
| 527 | tbl_idx = strtoul(argv[3], &endptr, 10); |
| 528 | if (errno != 0 || *endptr != '\0') { |
| 529 | printf("Error: wrong ACL rule table index\n"); |
| 530 | return; |
| 531 | } |
| 532 | |
| 533 | errno = 0; |
| 534 | vawd1 = strtoul(argv[4], &endptr, 16); |
| 535 | if (errno != 0 || *endptr != '\0') { |
| 536 | printf("Error: wrong ACL rule table write data 1\n"); |
| 537 | return; |
| 538 | } |
| 539 | |
| 540 | errno = 0; |
| 541 | vawd2 = strtoul(argv[5], &endptr, 16); |
| 542 | if (errno != 0 || *endptr != '\0') { |
| 543 | printf("Error: wrong ACL rule table write data 2\n"); |
| 544 | return; |
| 545 | } |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 546 | |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 547 | write_acl_table(tbl_idx, vawd1, vawd2); |
| 548 | } |
| 549 | |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 550 | void write_acl_mask_table(unsigned char tbl_idx, unsigned int vawd1, |
| 551 | unsigned int vawd2) |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 552 | { |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 553 | unsigned int value = 0, reg = 0; |
| 554 | unsigned int max_index = 0; |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 555 | |
developer | 5dfa8b7 | 2022-11-03 11:33:07 +0800 | [diff] [blame] | 556 | if (chip_name == 0x7531 || chip_name == 0x7988) |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 557 | max_index = 128; |
| 558 | else |
| 559 | max_index = 32; |
| 560 | |
| 561 | printf("Rule_mask_tbl_idx:%d\n", tbl_idx); |
| 562 | |
| 563 | if (tbl_idx >= max_index) { |
| 564 | printf(HELP_ACL_MASK_TBL_ADD); |
| 565 | return; |
| 566 | } |
| 567 | reg = REG_VTCR_ADDR; |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 568 | while (1) { // wait until not busy |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 569 | reg_read(reg, &value); |
| 570 | if ((value & REG_VTCR_BUSY_MASK) == 0) |
| 571 | break; |
| 572 | } |
| 573 | reg_write(REG_VAWD1_ADDR, vawd1); |
| 574 | printf("write reg: %x, value: %x\n", REG_VAWD1_ADDR, vawd1); |
| 575 | reg_write(REG_VAWD2_ADDR, vawd2); |
| 576 | printf("write reg: %x, value: %x\n", REG_VAWD2_ADDR, vawd2); |
| 577 | reg = REG_VTCR_ADDR; |
| 578 | value = REG_VTCR_BUSY_MASK | (0x09 << REG_VTCR_FUNC_OFFT) | tbl_idx; |
| 579 | reg_write(reg, value); |
| 580 | printf("write reg: %x, value: %x\n", reg, value); |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 581 | while (1) { // wait until not busy |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 582 | reg_read(reg, &value); |
| 583 | if ((value & REG_VTCR_BUSY_MASK) == 0) |
| 584 | break; |
| 585 | } |
| 586 | } |
| 587 | |
| 588 | void acl_mask_table_add(int argc, char *argv[]) |
| 589 | { |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 590 | unsigned int vawd1 = 0, vawd2 = 0; |
| 591 | unsigned char tbl_idx = 0; |
developer | fed736e | 2024-07-12 14:00:34 +0800 | [diff] [blame^] | 592 | char *endptr; |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 593 | |
developer | fed736e | 2024-07-12 14:00:34 +0800 | [diff] [blame^] | 594 | errno = 0; |
| 595 | tbl_idx = strtoul(argv[3], &endptr, 10); |
| 596 | if (errno != 0 || *endptr != '\0') { |
| 597 | printf("Error: wrong ACL mask table index\n"); |
| 598 | return; |
| 599 | } |
| 600 | |
| 601 | errno = 0; |
| 602 | vawd1 = strtoul(argv[4], &endptr, 16); |
| 603 | if (errno != 0 || *endptr != '\0') { |
| 604 | printf("Error: wrong ACL mask table write data 1\n"); |
| 605 | return; |
| 606 | } |
| 607 | |
| 608 | errno = 0; |
| 609 | vawd2 = strtoul(argv[5], &endptr, 16); |
| 610 | if (errno != 0 || *endptr != '\0') { |
| 611 | printf("Error: wrong ACL mask table write data 2\n"); |
| 612 | return; |
| 613 | } |
| 614 | |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 615 | write_acl_mask_table(tbl_idx, vawd1, vawd2); |
| 616 | } |
| 617 | |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 618 | void write_acl_rule_table(unsigned char tbl_idx, unsigned int vawd1, |
| 619 | unsigned int vawd2) |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 620 | { |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 621 | unsigned int value = 0, reg = 0; |
| 622 | unsigned int max_index = 0; |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 623 | |
developer | 5dfa8b7 | 2022-11-03 11:33:07 +0800 | [diff] [blame] | 624 | if (chip_name == 0x7531 || chip_name == 0x7988) |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 625 | max_index = 128; |
| 626 | else |
| 627 | max_index = 32; |
| 628 | |
| 629 | printf("Rule_control_tbl_idx:%d\n", tbl_idx); |
| 630 | |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 631 | if (tbl_idx >= max_index) { /* Check the input parameters is right or not. */ |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 632 | printf(HELP_ACL_RULE_TBL_ADD); |
| 633 | return; |
| 634 | } |
| 635 | reg = REG_VTCR_ADDR; |
| 636 | |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 637 | while (1) { // wait until not busy |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 638 | reg_read(reg, &value); |
| 639 | if ((value & REG_VTCR_BUSY_MASK) == 0) { |
| 640 | break; |
| 641 | } |
| 642 | } |
| 643 | reg_write(REG_VAWD1_ADDR, vawd1); |
| 644 | printf("write reg: %x, value: %x\n", REG_VAWD1_ADDR, vawd1); |
| 645 | reg_write(REG_VAWD2_ADDR, vawd2); |
| 646 | printf("write reg: %x, value: %x\n", REG_VAWD2_ADDR, vawd2); |
| 647 | reg = REG_VTCR_ADDR; |
| 648 | value = REG_VTCR_BUSY_MASK | (0x0B << REG_VTCR_FUNC_OFFT) | tbl_idx; |
| 649 | reg_write(reg, value); |
| 650 | printf("write reg: %x, value: %x\n", reg, value); |
| 651 | |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 652 | while (1) { // wait until not busy |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 653 | reg_read(reg, &value); |
| 654 | if ((value & REG_VTCR_BUSY_MASK) == 0) { |
| 655 | break; |
| 656 | } |
| 657 | } |
| 658 | } |
| 659 | |
| 660 | void acl_rule_table_add(int argc, char *argv[]) |
| 661 | { |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 662 | unsigned int vawd1 = 0, vawd2 = 0; |
| 663 | unsigned char tbl_idx = 0; |
developer | fed736e | 2024-07-12 14:00:34 +0800 | [diff] [blame^] | 664 | char *endptr; |
| 665 | |
| 666 | errno = 0; |
| 667 | tbl_idx = strtoul(argv[3], &endptr, 10); |
| 668 | if (errno != 0 || *endptr != '\0') { |
| 669 | printf("Error: wrong ACL rule control table index\n"); |
| 670 | return; |
| 671 | } |
| 672 | |
| 673 | errno = 0; |
| 674 | vawd1 = strtoul(argv[4], &endptr, 16); |
| 675 | if (errno != 0 || *endptr != '\0') { |
| 676 | printf("Error: wrong ACL rule control table write data 1\n"); |
| 677 | return; |
| 678 | } |
| 679 | |
| 680 | errno = 0; |
| 681 | vawd2 = strtoul(argv[5], &endptr, 16); |
| 682 | if (errno != 0 || *endptr != '\0') { |
| 683 | printf("Error: wrong ACL rule control table write data 2\n"); |
| 684 | return; |
| 685 | } |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 686 | |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 687 | write_acl_rule_table(tbl_idx, vawd1, vawd2); |
| 688 | } |
| 689 | |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 690 | void write_rate_table(unsigned char tbl_idx, unsigned int vawd1, |
| 691 | unsigned int vawd2) |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 692 | { |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 693 | unsigned int value = 0, reg = 0; |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 694 | unsigned int max_index = 32; |
| 695 | |
| 696 | printf("Rule_action_tbl_idx:%d\n", tbl_idx); |
| 697 | |
| 698 | if (tbl_idx >= max_index) { |
| 699 | printf(HELP_ACL_RATE_TBL_ADD); |
| 700 | return; |
| 701 | } |
| 702 | |
| 703 | reg = REG_VTCR_ADDR; |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 704 | while (1) { // wait until not busy |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 705 | reg_read(reg, &value); |
| 706 | if ((value & REG_VTCR_BUSY_MASK) == 0) |
| 707 | break; |
| 708 | } |
| 709 | |
| 710 | reg_write(REG_VAWD1_ADDR, vawd1); |
| 711 | printf("write reg: %x, value: %x\n", REG_VAWD1_ADDR, vawd1); |
| 712 | reg_write(REG_VAWD2_ADDR, vawd2); |
| 713 | printf("write reg: %x, value: %x\n", REG_VAWD2_ADDR, vawd2); |
| 714 | reg = REG_VTCR_ADDR; |
| 715 | value = REG_VTCR_BUSY_MASK | (0x0D << REG_VTCR_FUNC_OFFT) | tbl_idx; |
| 716 | reg_write(reg, value); |
| 717 | printf("write reg: %x, value: %x\n", reg, value); |
| 718 | |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 719 | while (1) { // wait until not busy |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 720 | reg_read(reg, &value); |
| 721 | if ((value & REG_VTCR_BUSY_MASK) == 0) |
| 722 | break; |
| 723 | } |
| 724 | } |
| 725 | |
| 726 | void acl_rate_table_add(int argc, char *argv[]) |
| 727 | { |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 728 | unsigned int vawd1 = 0, vawd2 = 0; |
| 729 | unsigned char tbl_idx = 0; |
developer | fed736e | 2024-07-12 14:00:34 +0800 | [diff] [blame^] | 730 | char *endptr; |
| 731 | |
| 732 | errno = 0; |
| 733 | tbl_idx = strtoul(argv[3], &endptr, 10); |
| 734 | if (errno != 0 || *endptr != '\0') { |
| 735 | printf("Error: wrong ACL rate control table index\n"); |
| 736 | return; |
| 737 | } |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 738 | |
developer | fed736e | 2024-07-12 14:00:34 +0800 | [diff] [blame^] | 739 | errno = 0; |
| 740 | vawd1 = strtoul(argv[4], &endptr, 16); |
| 741 | if (errno != 0 || *endptr != '\0') { |
| 742 | printf("Error: wrong ACL rate control table write data 1\n"); |
| 743 | return; |
| 744 | } |
| 745 | |
| 746 | errno = 0; |
| 747 | vawd2 = strtoul(argv[5], &endptr, 16); |
| 748 | if (errno != 0 || *endptr != '\0') { |
| 749 | printf("Error: wrong ACL rate control table write data 2\n"); |
| 750 | return; |
| 751 | } |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 752 | |
| 753 | write_rate_table(tbl_idx, vawd1, vawd2); |
| 754 | } |
| 755 | |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 756 | void write_trTCM_table(unsigned char tbl_idx, unsigned int vawd1, |
| 757 | unsigned int vawd2) |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 758 | { |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 759 | unsigned int value = 0, reg = 0; |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 760 | unsigned int max_index = 32; |
| 761 | |
| 762 | printf("trTCM_tbl_idx:%d\n", tbl_idx); |
| 763 | |
| 764 | if (tbl_idx >= max_index) { |
| 765 | printf(HELP_ACL_TRTCM_TBL_ADD); |
| 766 | return; |
| 767 | } |
| 768 | |
| 769 | reg = REG_VTCR_ADDR; |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 770 | while (1) { // wait until not busy |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 771 | reg_read(reg, &value); |
| 772 | if ((value & REG_VTCR_BUSY_MASK) == 0) |
| 773 | break; |
| 774 | } |
| 775 | |
| 776 | reg_write(REG_VAWD1_ADDR, vawd1); |
| 777 | printf("write reg: %x, value: %x\n", REG_VAWD1_ADDR, vawd1); |
| 778 | reg_write(REG_VAWD2_ADDR, vawd2); |
| 779 | printf("write reg: %x, value: %x\n", REG_VAWD2_ADDR, vawd2); |
| 780 | reg = REG_VTCR_ADDR; |
| 781 | value = REG_VTCR_BUSY_MASK | (0x07 << REG_VTCR_FUNC_OFFT) | tbl_idx; |
| 782 | reg_write(reg, value); |
| 783 | printf("write reg: %x, value: %x\n", reg, value); |
| 784 | |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 785 | while (1) { // wait until not busy |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 786 | reg_read(reg, &value); |
| 787 | if ((value & REG_VTCR_BUSY_MASK) == 0) |
| 788 | break; |
| 789 | } |
| 790 | } |
| 791 | |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 792 | int acl_parameters_pre_del(int len1, int len2, int argc, char *argv[], |
| 793 | int *port) |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 794 | { |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 795 | int i = 0; |
developer | 5dfa8b7 | 2022-11-03 11:33:07 +0800 | [diff] [blame] | 796 | |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 797 | *port = 0; |
| 798 | if (argc < len1) { |
| 799 | printf("insufficient arguments!\n"); |
| 800 | return -1; |
| 801 | } |
| 802 | |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 803 | if (len2 == 12) { |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 804 | if (!argv[4] || strlen(argv[4]) != len2) { |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 805 | printf |
| 806 | ("The [%s] format error, should be of length %d\n", |
| 807 | argv[4], len2); |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 808 | return -1; |
| 809 | } |
| 810 | } |
| 811 | |
| 812 | if (!argv[5] || strlen(argv[5]) != 8) { |
| 813 | printf("portsmap format error, should be of length 7\n"); |
| 814 | return -1; |
| 815 | } |
| 816 | |
| 817 | for (i = 0; i < 7; i++) { |
| 818 | if (argv[5][i] != '0' && argv[5][i] != '1') { |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 819 | printf |
| 820 | ("portmap format error, should be of combination of 0 or 1\n"); |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 821 | return -1; |
| 822 | } |
| 823 | *port += (argv[5][i] - '0') * (1 << i); |
| 824 | } |
developer | 5dfa8b7 | 2022-11-03 11:33:07 +0800 | [diff] [blame] | 825 | return 0; |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 826 | } |
| 827 | |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 828 | void acl_compare_pattern(int ports, int comparion, int base, int word, |
| 829 | unsigned char table_index) |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 830 | { |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 831 | unsigned int value = 0; |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 832 | |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 833 | comparion |= 0xffff0000; //compare mask |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 834 | |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 835 | value = ports << 8; //w_port_map |
| 836 | value |= 0x1 << 19; //enable |
| 837 | value |= base << 16; //mac header |
| 838 | value |= word << 1; //word offset |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 839 | |
| 840 | write_acl_table(table_index, comparion, value); |
| 841 | } |
| 842 | |
| 843 | void acl_mac_add(int argc, char *argv[]) |
| 844 | { |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 845 | unsigned int value = 0; |
| 846 | int ports = 0; |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 847 | char tmpstr[5]; |
| 848 | int ret; |
developer | fed736e | 2024-07-12 14:00:34 +0800 | [diff] [blame^] | 849 | char *endptr; |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 850 | |
| 851 | ret = acl_parameters_pre_del(6, 12, argc, argv, &ports); |
| 852 | if (ret < 0) |
| 853 | return; |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 854 | /* Set pattern */ |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 855 | strncpy(tmpstr, argv[4], 4); |
| 856 | tmpstr[4] = '\0'; |
developer | fed736e | 2024-07-12 14:00:34 +0800 | [diff] [blame^] | 857 | errno = 0; |
| 858 | value = strtoul(tmpstr, &endptr, 16); |
| 859 | if (errno != 0 || *endptr != '\0') |
| 860 | goto error; |
| 861 | |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 862 | acl_compare_pattern(ports, value, 0x0, 0, 0); |
| 863 | |
| 864 | strncpy(tmpstr, argv[4] + 4, 4); |
| 865 | tmpstr[4] = '\0'; |
developer | fed736e | 2024-07-12 14:00:34 +0800 | [diff] [blame^] | 866 | errno = 0; |
| 867 | value = strtoul(tmpstr, &endptr, 16); |
| 868 | if (errno != 0 || *endptr != '\0') |
| 869 | goto error; |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 870 | acl_compare_pattern(ports, value, 0x0, 1, 1); |
| 871 | |
| 872 | strncpy(tmpstr, argv[4] + 8, 4); |
| 873 | tmpstr[4] = '\0'; |
developer | fed736e | 2024-07-12 14:00:34 +0800 | [diff] [blame^] | 874 | errno = 0; |
| 875 | value = strtoul(tmpstr, &endptr, 16); |
| 876 | if (errno != 0 || *endptr != '\0') |
| 877 | goto error; |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 878 | acl_compare_pattern(ports, value, 0x0, 2, 2); |
| 879 | |
| 880 | //set mask |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 881 | write_acl_mask_table(0, 0x7, 0); |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 882 | |
| 883 | //set action |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 884 | value = 0x7; //drop |
| 885 | value |= 1 << 28; //acl intterupt enable |
| 886 | value |= 1 << 27; //acl hit count |
| 887 | value |= 2 << 24; //acl hit count group index (0~3) |
| 888 | write_acl_rule_table(0, value, 0); |
developer | fed736e | 2024-07-12 14:00:34 +0800 | [diff] [blame^] | 889 | return; |
| 890 | |
| 891 | error: |
| 892 | printf("Error: string converting\n"); |
| 893 | return; |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 894 | } |
| 895 | |
| 896 | void acl_dip_meter(int argc, char *argv[]) |
| 897 | { |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 898 | unsigned int value = 0, ip_value = 0, meter = 0; |
| 899 | int ports = 0; |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 900 | int ret; |
| 901 | |
developer | 5dfa8b7 | 2022-11-03 11:33:07 +0800 | [diff] [blame] | 902 | ip_value = 0; |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 903 | ret = acl_parameters_pre_del(7, -1, argc, argv, &ports); |
| 904 | if (ret < 0) |
| 905 | return; |
| 906 | |
| 907 | str_to_ip(&ip_value, argv[4]); |
| 908 | //set pattern |
| 909 | value = (ip_value >> 16); |
| 910 | acl_compare_pattern(ports, value, 0x2, 0x8, 0); |
| 911 | |
| 912 | //set pattern |
| 913 | value = (ip_value & 0xffff); |
| 914 | acl_compare_pattern(ports, value, 0x2, 0x9, 1); |
| 915 | |
| 916 | //set mask |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 917 | write_acl_mask_table(0, 0x3, 0); |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 918 | |
| 919 | //set action |
| 920 | meter = strtoul(argv[6], NULL, 0); |
developer | 5dfa8b7 | 2022-11-03 11:33:07 +0800 | [diff] [blame] | 921 | if (((chip_name == 0x7530) && (meter > 1000000)) || |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 922 | ((chip_name == 0x7531) && (meter > 2500000)) || |
| 923 | ((chip_name == 0x7988) && (meter > 4000000))) { |
developer | 5dfa8b7 | 2022-11-03 11:33:07 +0800 | [diff] [blame] | 924 | printf("\n**Illegal meter input, and 7530: 0~1000000Kpbs, 7531: 0~2500000Kpbs, 7988: 0~4000000Kpbs**\n"); |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 925 | return; |
| 926 | } |
developer | 5dfa8b7 | 2022-11-03 11:33:07 +0800 | [diff] [blame] | 927 | if (((chip_name == 0x7531 || chip_name == 0x7988) && (meter > 1000000))) { |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 928 | reg_read(0xc, &value); |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 929 | value |= 0x1 << 30; |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 930 | reg_write(0xC, value); |
| 931 | printf("AGC: 0x%x\n", value); |
| 932 | value = meter / 1000; //uint is 1Mbps |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 933 | } else { |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 934 | reg_read(0xc, &value); |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 935 | value &= ~(0x1 << 30); |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 936 | reg_write(0xC, value); |
| 937 | printf("AGC: 0x%x\n", value); |
| 938 | value = meter >> 6; //uint is 64Kbps |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 939 | } |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 940 | value |= 0x1 << 15; //enable rate control |
| 941 | printf("Acl rate control:0x%x\n", value); |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 942 | write_rate_table(0, value, 0); |
| 943 | } |
| 944 | |
| 945 | void acl_dip_trtcm(int argc, char *argv[]) |
| 946 | { |
developer | 5dfa8b7 | 2022-11-03 11:33:07 +0800 | [diff] [blame] | 947 | unsigned int value, value2, ip_value; |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 948 | unsigned int CIR, CBS, PIR, PBS; |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 949 | int ports; |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 950 | int ret; |
| 951 | |
developer | 5dfa8b7 | 2022-11-03 11:33:07 +0800 | [diff] [blame] | 952 | ip_value = 0; |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 953 | ret = acl_parameters_pre_del(10, -1, argc, argv, &ports); |
| 954 | if (ret < 0) |
| 955 | return; |
| 956 | |
| 957 | str_to_ip(&ip_value, argv[4]); |
| 958 | //set pattern |
| 959 | value = (ip_value >> 16); |
| 960 | acl_compare_pattern(ports, value, 0x2, 0x8, 0); |
| 961 | |
| 962 | //set pattern |
| 963 | value = (ip_value & 0xffff); |
| 964 | acl_compare_pattern(ports, value, 0x2, 0x9, 1); |
| 965 | |
| 966 | //set CBS PBS |
| 967 | CIR = strtoul(argv[6], NULL, 0); |
| 968 | CBS = strtoul(argv[7], NULL, 0); |
| 969 | PIR = strtoul(argv[8], NULL, 0); |
| 970 | PBS = strtoul(argv[9], NULL, 0); |
| 971 | |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 972 | if (CIR > 65535 * 64 || CBS > 65535 || PIR > 65535 * 64 || PBS > 65535) { |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 973 | printf("\n**Illegal input parameters**\n"); |
| 974 | return; |
| 975 | } |
| 976 | |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 977 | value = CBS << 16; //bit16~31 |
| 978 | value |= PBS; //bit0~15 |
| 979 | //value |= 1;//valid |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 980 | CIR = CIR >> 6; |
| 981 | PIR = PIR >> 6; |
| 982 | |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 983 | value2 = CIR << 16; //bit16~31 |
| 984 | value2 |= PIR; //bit0~15 |
| 985 | write_trTCM_table(0, value, value2); |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 986 | |
| 987 | //set pattern |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 988 | write_acl_mask_table(0, 0x3, 0); |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 989 | |
| 990 | //set action |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 991 | value = 0x1 << (11 + 1); //TrTCM green meter#0 Low drop |
| 992 | value |= 0x2 << (8 + 1); //TrTCM yellow meter#0 Med drop |
| 993 | value |= 0x3 << (5 + 1); //TrTCM red meter#0 Hig drop |
| 994 | value |= 0x1 << 0; //TrTCM drop pcd select |
| 995 | write_acl_rule_table(0, 0, value); |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 996 | } |
| 997 | |
| 998 | void acl_ethertype(int argc, char *argv[]) |
| 999 | { |
developer | 5dfa8b7 | 2022-11-03 11:33:07 +0800 | [diff] [blame] | 1000 | unsigned int value, ethertype; |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 1001 | int ports; |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 1002 | int ret; |
| 1003 | |
| 1004 | ret = acl_parameters_pre_del(6, -1, argc, argv, &ports); |
| 1005 | if (ret < 0) |
| 1006 | return; |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 1007 | printf("ports:0x%x\n", ports); |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 1008 | ethertype = strtoul(argv[4], NULL, 16); |
| 1009 | //set pattern |
| 1010 | value = ethertype; |
| 1011 | acl_compare_pattern(ports, value, 0x0, 0x6, 0); |
| 1012 | |
| 1013 | //set pattern |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 1014 | write_acl_mask_table(0, 0x1, 0); |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 1015 | |
| 1016 | //set action(drop) |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 1017 | value = 0x7; //default. Nodrop |
| 1018 | value |= 1 << 28; //acl intterupt enable |
| 1019 | value |= 1 << 27; //acl hit count |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 1020 | |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 1021 | write_acl_rule_table(0, value, 0); |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 1022 | } |
| 1023 | |
| 1024 | void acl_dip_modify(int argc, char *argv[]) |
| 1025 | { |
developer | 5dfa8b7 | 2022-11-03 11:33:07 +0800 | [diff] [blame] | 1026 | unsigned int value, ip_value; |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 1027 | int ports; |
| 1028 | int priority; |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 1029 | int ret; |
| 1030 | |
developer | 5dfa8b7 | 2022-11-03 11:33:07 +0800 | [diff] [blame] | 1031 | ip_value = 0; |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 1032 | priority = strtoul(argv[6], NULL, 16); |
| 1033 | if (priority < 0 || priority > 7) { |
| 1034 | printf("\n**Illegal priority value!**\n"); |
| 1035 | return; |
| 1036 | } |
| 1037 | |
| 1038 | ret = acl_parameters_pre_del(6, -1, argc, argv, &ports); |
| 1039 | if (ret < 0) |
| 1040 | return; |
| 1041 | |
| 1042 | str_to_ip(&ip_value, argv[4]); |
| 1043 | //set pattern |
| 1044 | value = (ip_value >> 16); |
| 1045 | acl_compare_pattern(ports, value, 0x2, 0x8, 0); |
| 1046 | |
| 1047 | //set pattern |
| 1048 | value = (ip_value & 0xffff); |
| 1049 | acl_compare_pattern(ports, value, 0x2, 0x9, 1); |
| 1050 | |
| 1051 | //set pattern |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 1052 | write_acl_mask_table(0, 0x3, 0); |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 1053 | |
| 1054 | //set action |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 1055 | value = 0x0; //default. Nodrop |
| 1056 | value |= 1 << 28; //acl intterupt enable |
| 1057 | value |= 1 << 27; //acl hit count |
| 1058 | value |= priority << 4; //acl UP |
| 1059 | write_acl_rule_table(0, value, 0); |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 1060 | } |
| 1061 | |
| 1062 | void acl_dip_pppoe(int argc, char *argv[]) |
| 1063 | { |
developer | 5dfa8b7 | 2022-11-03 11:33:07 +0800 | [diff] [blame] | 1064 | unsigned int value, ip_value; |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 1065 | int ports; |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 1066 | int ret; |
| 1067 | |
developer | 5dfa8b7 | 2022-11-03 11:33:07 +0800 | [diff] [blame] | 1068 | ip_value = 0; |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 1069 | ret = acl_parameters_pre_del(6, -1, argc, argv, &ports); |
| 1070 | if (ret < 0) |
| 1071 | return; |
| 1072 | |
| 1073 | str_to_ip(&ip_value, argv[4]); |
| 1074 | //set pattern |
| 1075 | value = (ip_value >> 16); |
| 1076 | acl_compare_pattern(ports, value, 0x2, 0x8, 0); |
| 1077 | |
| 1078 | //set pattern |
| 1079 | value = (ip_value & 0xffff); |
| 1080 | acl_compare_pattern(ports, value, 0x2, 0x9, 1); |
| 1081 | |
| 1082 | //set pattern |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 1083 | write_acl_mask_table(0, 0x3, 0); |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 1084 | |
| 1085 | //set action |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 1086 | value = 0x0; //default. Nodrop |
| 1087 | value |= 1 << 28; //acl intterupt enable |
| 1088 | value |= 1 << 27; //acl hit count |
| 1089 | value |= 1 << 20; //pppoe header remove |
| 1090 | value |= 1 << 21; //SA MAC SWAP |
| 1091 | value |= 1 << 22; //DA MAC SWAP |
| 1092 | write_acl_rule_table(0, value, 7); |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 1093 | } |
| 1094 | |
| 1095 | void acl_dip_add(int argc, char *argv[]) |
| 1096 | { |
developer | 5dfa8b7 | 2022-11-03 11:33:07 +0800 | [diff] [blame] | 1097 | unsigned int value, ip_value; |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 1098 | int ports; |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 1099 | int ret; |
| 1100 | |
developer | 5dfa8b7 | 2022-11-03 11:33:07 +0800 | [diff] [blame] | 1101 | ip_value = 0; |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 1102 | ret = acl_parameters_pre_del(6, -1, argc, argv, &ports); |
| 1103 | if (ret < 0) |
| 1104 | return; |
| 1105 | |
| 1106 | str_to_ip(&ip_value, argv[4]); |
| 1107 | //set pattern |
| 1108 | value = (ip_value >> 16); |
| 1109 | acl_compare_pattern(ports, value, 0x2, 0x8, 0); |
| 1110 | |
| 1111 | //set pattern |
| 1112 | value = (ip_value & 0xffff); |
| 1113 | acl_compare_pattern(ports, value, 0x2, 0x9, 1); |
| 1114 | |
| 1115 | //set pattern |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 1116 | write_acl_mask_table(0, 0x3, 0); |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 1117 | |
| 1118 | //set action |
| 1119 | //value = 0x0; //default |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 1120 | value = 0x7; //drop |
| 1121 | value |= 1 << 28; //acl intterupt enable |
| 1122 | value |= 1 << 27; //acl hit count |
| 1123 | value |= 2 << 24; //acl hit count group index (0~3) |
| 1124 | write_acl_rule_table(0, value, 0); |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 1125 | } |
| 1126 | |
| 1127 | void acl_l4_add(int argc, char *argv[]) |
| 1128 | { |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 1129 | unsigned int value = 0; |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 1130 | int ports; |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 1131 | int ret; |
| 1132 | |
| 1133 | ret = acl_parameters_pre_del(6, -1, argc, argv, &ports); |
| 1134 | if (ret < 0) |
| 1135 | return; |
| 1136 | |
| 1137 | //set pattern |
| 1138 | value = strtoul(argv[4], NULL, 16); |
| 1139 | acl_compare_pattern(ports, value, 0x5, 0x0, 0); |
| 1140 | |
| 1141 | //set rue mask |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 1142 | write_acl_mask_table(0, 0x1, 0); |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 1143 | //set action |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 1144 | value = 0x7; //drop |
| 1145 | //value |= 1;//valid |
| 1146 | write_acl_rule_table(0, value, 0); |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 1147 | } |
| 1148 | |
| 1149 | void acl_sp_add(int argc, char *argv[]) |
| 1150 | { |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 1151 | unsigned int value = 0; |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 1152 | int ports; |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 1153 | int ret; |
| 1154 | |
| 1155 | ret = acl_parameters_pre_del(6, -1, argc, argv, &ports); |
| 1156 | if (ret < 0) |
| 1157 | return; |
| 1158 | //set pattern |
| 1159 | value = strtoul(argv[4], NULL, 0); |
| 1160 | acl_compare_pattern(ports, value, 0x4, 0x0, 0); |
| 1161 | |
| 1162 | //set rue mask |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 1163 | write_acl_mask_table(0, 0x1, 0); |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 1164 | |
| 1165 | //set action |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 1166 | value = 0x7; //drop |
| 1167 | //value |= 1;//valid |
| 1168 | write_acl_rule_table(0, value, 0); |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 1169 | } |
| 1170 | |
| 1171 | void acl_port_enable(int argc, char *argv[]) |
| 1172 | { |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 1173 | unsigned int value = 0, reg = 0; |
| 1174 | unsigned char acl_port = 0, acl_en = 0; |
developer | fed736e | 2024-07-12 14:00:34 +0800 | [diff] [blame^] | 1175 | char *endptr; |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 1176 | |
developer | fed736e | 2024-07-12 14:00:34 +0800 | [diff] [blame^] | 1177 | errno = 0; |
| 1178 | acl_port = strtoul(argv[3], &endptr, 10); |
| 1179 | if (errno != 0 || *endptr != '\0' || acl_port > MAX_PORT) { |
| 1180 | printf("Error: wrong port member, should be within 0~%d\n", MAX_PORT); |
| 1181 | return; |
| 1182 | } |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 1183 | |
developer | fed736e | 2024-07-12 14:00:34 +0800 | [diff] [blame^] | 1184 | errno = 0; |
| 1185 | acl_en = strtoul(argv[4], &endptr, 10); |
| 1186 | if (errno != 0 || *endptr != '\0' || acl_en > 1) { |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 1187 | printf(HELP_ACL_SETPORTEN); |
| 1188 | return; |
| 1189 | } |
| 1190 | |
developer | fed736e | 2024-07-12 14:00:34 +0800 | [diff] [blame^] | 1191 | printf("acl_port:%d, acl_en:%d\n", acl_port, acl_en); |
| 1192 | |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 1193 | reg = REG_PCR_P0_ADDR + (0x100 * acl_port); // 0x2004[10] |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 1194 | reg_read(reg, &value); |
| 1195 | value &= (~REG_PORT_ACL_EN_MASK); |
| 1196 | value |= (acl_en << REG_PORT_ACL_EN_OFFT); |
| 1197 | |
| 1198 | printf("write reg: %x, value: %x\n", reg, value); |
| 1199 | reg_write(reg, value); |
| 1200 | } |
| 1201 | |
| 1202 | static void dip_dump_internal(int type) |
| 1203 | { |
developer | 5dfa8b7 | 2022-11-03 11:33:07 +0800 | [diff] [blame] | 1204 | unsigned int i, j, value, mac, mac2, value2; |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 1205 | char tmpstr[16] = { 0 }; |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 1206 | int table_size = 0; |
| 1207 | int hit_value1 = 0; |
| 1208 | int hit_value2 = 0; |
| 1209 | |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 1210 | if (type == GENERAL_TABLE) { |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 1211 | table_size = 0x800; |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 1212 | reg_write(REG_ATC_ADDR, 0x8104); //dip search command |
| 1213 | } else { |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 1214 | table_size = 0x40; |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 1215 | reg_write(REG_ATC_ADDR, 0x811c); //dip search command |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 1216 | } |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 1217 | printf |
| 1218 | ("hash port(0:6) rsp_cnt flag timer dip-address ATRD\n"); |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 1219 | for (i = 0; i < table_size; i++) { |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 1220 | while (1) { |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 1221 | reg_read(REG_ATC_ADDR, &value); |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 1222 | if (type == GENERAL_TABLE) { |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 1223 | hit_value1 = value & (0x1 << 13); |
| 1224 | hit_value2 = 1; |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 1225 | } else { |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 1226 | hit_value1 = value & (0x1 << 13); |
| 1227 | hit_value2 = value & (0x1 << 28); |
| 1228 | } |
| 1229 | |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 1230 | if (hit_value1 && hit_value2) { //search_rdy |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 1231 | reg_read(REG_ATRD_ADDR, &value2); |
| 1232 | //printf("REG_ATRD_ADDR=0x%x\n\r",value2); |
| 1233 | |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 1234 | printf("%03x: ", (value >> 16) & 0xfff); //hash_addr_lu |
| 1235 | j = (value2 >> 4) & 0xff; //r_port_map |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 1236 | printf("%c", (j & 0x01) ? '1' : '-'); |
| 1237 | printf("%c", (j & 0x02) ? '1' : '-'); |
| 1238 | printf("%c", (j & 0x04) ? '1' : '-'); |
| 1239 | printf("%c ", (j & 0x08) ? '1' : '-'); |
| 1240 | printf("%c", (j & 0x10) ? '1' : '-'); |
| 1241 | printf("%c", (j & 0x20) ? '1' : '-'); |
| 1242 | printf("%c", (j & 0x40) ? '1' : '-'); |
| 1243 | |
| 1244 | reg_read(REG_TSRA2_ADDR, &mac2); |
| 1245 | |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 1246 | printf(" 0x%4x", (mac2 & 0xffff)); //RESP_CNT |
| 1247 | printf(" 0x%2x", ((mac2 >> 16) & 0xff)); //RESP_FLAG |
| 1248 | printf(" %3d", ((mac2 >> 24) & 0xff)); //RESP_TIMER |
| 1249 | //printf(" %4d", (value2 >> 24) & 0xff); //r_age_field |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 1250 | reg_read(REG_TSRA1_ADDR, &mac); |
developer | fed736e | 2024-07-12 14:00:34 +0800 | [diff] [blame^] | 1251 | ip_to_str(tmpstr, sizeof(tmpstr), mac); |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 1252 | printf(" %s", tmpstr); |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 1253 | printf(" 0x%8x\n", value2); //ATRD |
| 1254 | //printf("%04x", ((mac2 >> 16) & 0xffff)); |
| 1255 | //printf(" %c\n", (((value2 >> 20) & 0x03)== 0x03)? 'y':'-'); |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 1256 | if (value & 0x4000) { |
| 1257 | printf("end of table %d\n", i); |
| 1258 | return; |
| 1259 | } |
| 1260 | break; |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 1261 | } else if (value & 0x4000) { //at_table_end |
| 1262 | printf("found the last entry %d (not ready)\n", |
| 1263 | i); |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 1264 | return; |
| 1265 | } |
| 1266 | usleep(5000); |
| 1267 | } |
| 1268 | |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 1269 | if (type == GENERAL_TABLE) |
| 1270 | reg_write(REG_ATC_ADDR, 0x8105); //search for next dip address |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 1271 | else |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 1272 | reg_write(REG_ATC_ADDR, 0x811d); //search for next dip address |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 1273 | usleep(5000); |
| 1274 | } |
| 1275 | } |
| 1276 | |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 1277 | void dip_dump(int argc, char *argv[]) |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 1278 | { |
| 1279 | dip_dump_internal(GENERAL_TABLE); |
| 1280 | |
| 1281 | } |
| 1282 | |
| 1283 | void dip_add(int argc, char *argv[]) |
| 1284 | { |
developer | 5dfa8b7 | 2022-11-03 11:33:07 +0800 | [diff] [blame] | 1285 | unsigned int value = 0; |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 1286 | unsigned int i = 0, j = 0; |
developer | 5dfa8b7 | 2022-11-03 11:33:07 +0800 | [diff] [blame] | 1287 | |
| 1288 | value = 0; |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 1289 | |
| 1290 | str_to_ip(&value, argv[3]); |
| 1291 | |
| 1292 | reg_write(REG_ATA1_ADDR, value); |
| 1293 | printf("REG_ATA1_ADDR is 0x%x\n\r", value); |
| 1294 | |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 1295 | #if 0 |
| 1296 | reg_write(REG_ATA2_ADDR, value); |
| 1297 | printf("REG_ATA2_ADDR is 0x%x\n\r", value); |
| 1298 | #endif |
| 1299 | if (!argv[4] || strlen(argv[4]) != 8) { |
| 1300 | printf("portmap format error, should be of length 7\n"); |
| 1301 | return; |
| 1302 | } |
| 1303 | j = 0; |
| 1304 | for (i = 0; i < 7; i++) { |
| 1305 | if (argv[4][i] != '0' && argv[4][i] != '1') { |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 1306 | printf |
| 1307 | ("portmap format error, should be of combination of 0 or 1\n"); |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 1308 | return; |
| 1309 | } |
| 1310 | j += (argv[4][i] - '0') * (1 << i); |
| 1311 | } |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 1312 | value = j << 4; //w_port_map |
| 1313 | value |= (0x3 << 2); //static |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 1314 | |
| 1315 | reg_write(REG_ATWD_ADDR, value); |
| 1316 | |
| 1317 | usleep(5000); |
| 1318 | reg_read(REG_ATWD_ADDR, &value); |
| 1319 | printf("REG_ATWD_ADDR is 0x%x\n\r", value); |
| 1320 | |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 1321 | value = 0x8011; //single w_dip_cmd |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 1322 | reg_write(REG_ATC_ADDR, value); |
| 1323 | |
| 1324 | usleep(1000); |
| 1325 | |
| 1326 | for (i = 0; i < 20; i++) { |
| 1327 | reg_read(REG_ATC_ADDR, &value); |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 1328 | if ((value & 0x8000) == 0) { //mac address busy |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 1329 | printf("done.\n"); |
| 1330 | return; |
| 1331 | } |
| 1332 | usleep(1000); |
| 1333 | } |
| 1334 | if (i == 20) |
| 1335 | printf("timeout.\n"); |
| 1336 | } |
| 1337 | |
| 1338 | void dip_del(int argc, char *argv[]) |
| 1339 | { |
developer | 5dfa8b7 | 2022-11-03 11:33:07 +0800 | [diff] [blame] | 1340 | unsigned int i, value; |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 1341 | |
developer | 5dfa8b7 | 2022-11-03 11:33:07 +0800 | [diff] [blame] | 1342 | value = 0; |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 1343 | str_to_ip(&value, argv[3]); |
| 1344 | |
| 1345 | reg_write(REG_ATA1_ADDR, value); |
| 1346 | |
| 1347 | value = 0; |
| 1348 | reg_write(REG_ATA2_ADDR, value); |
| 1349 | |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 1350 | value = 0; //STATUS=0, delete dip |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 1351 | reg_write(REG_ATWD_ADDR, value); |
| 1352 | |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 1353 | value = 0x8011; //w_dip_cmd |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 1354 | reg_write(REG_ATC_ADDR, value); |
| 1355 | |
| 1356 | for (i = 0; i < 20; i++) { |
| 1357 | reg_read(REG_ATC_ADDR, &value); |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 1358 | if ((value & 0x8000) == 0) { //mac address busy |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 1359 | if (argv[1] != NULL) |
| 1360 | printf("done.\n"); |
| 1361 | return; |
| 1362 | } |
| 1363 | usleep(1000); |
| 1364 | } |
| 1365 | if (i == 20) |
| 1366 | printf("timeout.\n"); |
| 1367 | } |
| 1368 | |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 1369 | void dip_clear(int argc, char *argv[]) |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 1370 | { |
| 1371 | |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 1372 | unsigned int value = 0; |
developer | 5dfa8b7 | 2022-11-03 11:33:07 +0800 | [diff] [blame] | 1373 | |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 1374 | reg_write(REG_ATC_ADDR, 0x8102); //clear all dip |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 1375 | usleep(5000); |
| 1376 | reg_read(REG_ATC_ADDR, &value); |
| 1377 | printf("REG_ATC_ADDR is 0x%x\n\r", value); |
| 1378 | } |
| 1379 | |
| 1380 | static void sip_dump_internal(int type) |
| 1381 | { |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 1382 | unsigned int i = 0, j = 0, value = 0, mac = 0, mac2 = 0, value2 = 0; |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 1383 | int table_size = 0; |
| 1384 | int hit_value1 = 0; |
| 1385 | int hit_value2 = 0; |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 1386 | char tmpstr[16] = { 0 }; |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 1387 | |
| 1388 | if (type == GENERAL_TABLE) { |
| 1389 | table_size = 0x800; |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 1390 | reg_write(REG_ATC_ADDR, 0x8204); //sip search command |
| 1391 | } else { |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 1392 | table_size = 0x40; |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 1393 | reg_write(REG_ATC_ADDR, 0x822c); //sip search command |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 1394 | } |
| 1395 | printf("hash port(0:6) dip-address sip-address ATRD\n"); |
| 1396 | for (i = 0; i < table_size; i++) { |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 1397 | while (1) { |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 1398 | reg_read(REG_ATC_ADDR, &value); |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 1399 | if (type == GENERAL_TABLE) { |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 1400 | hit_value1 = value & (0x1 << 13); |
| 1401 | hit_value2 = 1; |
| 1402 | } else { |
| 1403 | hit_value1 = value & (0x1 << 13); |
| 1404 | hit_value2 = value & (0x1 << 28); |
| 1405 | } |
| 1406 | |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 1407 | if (hit_value1 && hit_value2) { //search_rdy |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 1408 | reg_read(REG_ATRD_ADDR, &value2); |
| 1409 | //printf("REG_ATRD_ADDR=0x%x\n\r",value2); |
| 1410 | |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 1411 | printf("%03x: ", (value >> 16) & 0xfff); //hash_addr_lu |
| 1412 | j = (value2 >> 4) & 0xff; //r_port_map |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 1413 | printf("%c", (j & 0x01) ? '1' : '-'); |
| 1414 | printf("%c", (j & 0x02) ? '1' : '-'); |
| 1415 | printf("%c", (j & 0x04) ? '1' : '-'); |
| 1416 | printf("%c", (j & 0x08) ? '1' : '-'); |
| 1417 | printf(" %c", (j & 0x10) ? '1' : '-'); |
| 1418 | printf("%c", (j & 0x20) ? '1' : '-'); |
| 1419 | printf("%c", (j & 0x40) ? '1' : '-'); |
| 1420 | |
| 1421 | reg_read(REG_TSRA2_ADDR, &mac2); |
| 1422 | |
developer | fed736e | 2024-07-12 14:00:34 +0800 | [diff] [blame^] | 1423 | ip_to_str(tmpstr, sizeof(tmpstr), mac2); |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 1424 | printf(" %s", tmpstr); |
| 1425 | |
| 1426 | //printf(" %4d", (value2 >> 24) & 0xff); //r_age_field |
| 1427 | reg_read(REG_TSRA1_ADDR, &mac); |
developer | fed736e | 2024-07-12 14:00:34 +0800 | [diff] [blame^] | 1428 | ip_to_str(tmpstr, sizeof(tmpstr), mac); |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 1429 | printf(" %s", tmpstr); |
| 1430 | printf(" 0x%x\n", value2); |
| 1431 | //printf("%04x", ((mac2 >> 16) & 0xffff)); |
| 1432 | //printf(" %c\n", (((value2 >> 20) & 0x03)== 0x03)? 'y':'-'); |
| 1433 | if (value & 0x4000) { |
| 1434 | printf("end of table %d\n", i); |
| 1435 | return; |
| 1436 | } |
| 1437 | break; |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 1438 | } else if (value & 0x4000) { //at_table_end |
| 1439 | printf("found the last entry %d (not ready)\n", |
| 1440 | i); |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 1441 | return; |
| 1442 | } |
| 1443 | usleep(5000); |
| 1444 | } |
| 1445 | |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 1446 | if (type == GENERAL_TABLE) |
| 1447 | reg_write(REG_ATC_ADDR, 0x8205); //search for next sip address |
| 1448 | else |
| 1449 | reg_write(REG_ATC_ADDR, 0x822d); //search for next sip address |
| 1450 | usleep(5000); |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 1451 | } |
| 1452 | } |
| 1453 | |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 1454 | void sip_dump(int argc, char *argv[]) |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 1455 | { |
| 1456 | |
| 1457 | sip_dump_internal(GENERAL_TABLE); |
| 1458 | |
| 1459 | } |
| 1460 | |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 1461 | void sip_add(int argc, char *argv[]) |
| 1462 | { |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 1463 | unsigned int i = 0, j = 0, value = 0; |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 1464 | |
developer | 5dfa8b7 | 2022-11-03 11:33:07 +0800 | [diff] [blame] | 1465 | value = 0; |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 1466 | str_to_ip(&value, argv[3]); //SIP |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 1467 | |
| 1468 | reg_write(REG_ATA2_ADDR, value); |
| 1469 | printf("REG_ATA2_ADDR is 0x%x\n\r", value); |
| 1470 | |
| 1471 | value = 0; |
| 1472 | |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 1473 | str_to_ip(&value, argv[4]); //DIP |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 1474 | reg_write(REG_ATA1_ADDR, value); |
| 1475 | printf("REG_ATA1_ADDR is 0x%x\n\r", value); |
| 1476 | |
| 1477 | if (!argv[5] || strlen(argv[5]) != 8) { |
| 1478 | printf("portmap format error, should be of length 7\n"); |
| 1479 | return; |
| 1480 | } |
| 1481 | j = 0; |
| 1482 | for (i = 0; i < 7; i++) { |
| 1483 | if (argv[5][i] != '0' && argv[5][i] != '1') { |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 1484 | printf |
| 1485 | ("portmap format error, should be of combination of 0 or 1\n"); |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 1486 | return; |
| 1487 | } |
| 1488 | j += (argv[5][i] - '0') * (1 << i); |
| 1489 | } |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 1490 | value = j << 4; //w_port_map |
| 1491 | value |= (0x3 << 2); //static |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 1492 | |
| 1493 | reg_write(REG_ATWD_ADDR, value); |
| 1494 | |
| 1495 | usleep(5000); |
| 1496 | reg_read(REG_ATWD_ADDR, &value); |
| 1497 | printf("REG_ATWD_ADDR is 0x%x\n\r", value); |
| 1498 | |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 1499 | value = 0x8021; //single w_sip_cmd |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 1500 | reg_write(REG_ATC_ADDR, value); |
| 1501 | |
| 1502 | usleep(1000); |
| 1503 | |
| 1504 | for (i = 0; i < 20; i++) { |
| 1505 | reg_read(REG_ATC_ADDR, &value); |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 1506 | if ((value & 0x8000) == 0) { //mac address busy |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 1507 | printf("done.\n"); |
| 1508 | return; |
| 1509 | } |
| 1510 | usleep(1000); |
| 1511 | } |
| 1512 | if (i == 20) |
| 1513 | printf("timeout.\n"); |
| 1514 | } |
| 1515 | |
| 1516 | void sip_del(int argc, char *argv[]) |
| 1517 | { |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 1518 | unsigned int i = 0, value = 0; |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 1519 | |
developer | 5dfa8b7 | 2022-11-03 11:33:07 +0800 | [diff] [blame] | 1520 | value = 0; |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 1521 | str_to_ip(&value, argv[3]); |
| 1522 | |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 1523 | reg_write(REG_ATA2_ADDR, value); //SIP |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 1524 | |
| 1525 | str_to_ip(&value, argv[4]); |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 1526 | reg_write(REG_ATA1_ADDR, value); //DIP |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 1527 | |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 1528 | value = 0; //STATUS=0, delete sip |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 1529 | reg_write(REG_ATWD_ADDR, value); |
| 1530 | |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 1531 | value = 0x8021; //w_sip_cmd |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 1532 | reg_write(REG_ATC_ADDR, value); |
| 1533 | |
| 1534 | for (i = 0; i < 20; i++) { |
| 1535 | reg_read(REG_ATC_ADDR, &value); |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 1536 | if ((value & 0x8000) == 0) { //mac address busy |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 1537 | if (argv[1] != NULL) |
| 1538 | printf("done.\n"); |
| 1539 | return; |
| 1540 | } |
| 1541 | usleep(1000); |
| 1542 | } |
| 1543 | if (i == 20) |
| 1544 | printf("timeout.\n"); |
| 1545 | } |
| 1546 | |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 1547 | void sip_clear(int argc, char *argv[]) |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 1548 | { |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 1549 | unsigned int value = 0; |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 1550 | |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 1551 | reg_write(REG_ATC_ADDR, 0x8202); //clear all sip |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 1552 | usleep(5000); |
| 1553 | reg_read(REG_ATC_ADDR, &value); |
| 1554 | printf("REG_ATC_ADDR is 0x%x\n\r", value); |
| 1555 | } |
| 1556 | |
| 1557 | static void table_dump_internal(int type) |
| 1558 | { |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 1559 | unsigned int i = 0, j = 0, value = 0, mac = 0, mac2 = 0, value2 = 0; |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 1560 | int table_size = 0; |
| 1561 | int table_end = 0; |
| 1562 | int hit_value1 = 0; |
| 1563 | int hit_value2 = 0; |
| 1564 | |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 1565 | if (type == GENERAL_TABLE) { |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 1566 | table_size = 0x800; |
| 1567 | table_end = 0x7FF; |
| 1568 | reg_write(REG_ATC_ADDR, 0x8004); |
| 1569 | } else { |
| 1570 | table_size = 0x40; |
| 1571 | table_end = 0x3F; |
| 1572 | reg_write(REG_ATC_ADDR, 0x800C); |
| 1573 | } |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 1574 | printf |
| 1575 | ("hash port(0:6) fid vid age(s) mac-address filter my_mac\n"); |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 1576 | for (i = 0; i < table_size; i++) { |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 1577 | while (1) { |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 1578 | reg_read(REG_ATC_ADDR, &value); |
| 1579 | //printf("ATC = 0x%x\n", value); |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 1580 | if (type == GENERAL_TABLE) { |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 1581 | hit_value1 = value & (0x1 << 13); |
| 1582 | hit_value2 = 1; |
| 1583 | } else { |
| 1584 | hit_value1 = value & (0x1 << 13); |
| 1585 | hit_value2 = value & (0x1 << 28); |
| 1586 | } |
| 1587 | |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 1588 | if (hit_value1 && hit_value2 |
| 1589 | && (((value >> 15) & 0x1) == 0)) { |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 1590 | printf("%03x: ", (value >> 16) & 0xfff); |
| 1591 | reg_read(REG_ATRD_ADDR, &value2); |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 1592 | j = (value2 >> 4) & 0xff; //r_port_map |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 1593 | printf("%c", (j & 0x01) ? '1' : '-'); |
| 1594 | printf("%c", (j & 0x02) ? '1' : '-'); |
| 1595 | printf("%c", (j & 0x04) ? '1' : '-'); |
| 1596 | printf("%c", (j & 0x08) ? '1' : '-'); |
| 1597 | printf("%c", (j & 0x10) ? '1' : '-'); |
| 1598 | printf("%c", (j & 0x20) ? '1' : '-'); |
| 1599 | printf("%c", (j & 0x40) ? '1' : '-'); |
| 1600 | printf("%c", (j & 0x80) ? '1' : '-'); |
developer | 5dfa8b7 | 2022-11-03 11:33:07 +0800 | [diff] [blame] | 1601 | |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 1602 | reg_read(REG_TSRA2_ADDR, &mac2); |
| 1603 | |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 1604 | printf(" %2d", (mac2 >> 12) & 0x7); //FID |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 1605 | printf(" %4d", (mac2 & 0xfff)); |
| 1606 | if (((value2 >> 24) & 0xff) == 0xFF) |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 1607 | printf(" --- "); //r_age_field:static |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 1608 | else |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 1609 | printf(" %5d ", (((value2 >> 24) & 0xff) + 1) * 2); //r_age_field |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 1610 | reg_read(REG_TSRA1_ADDR, &mac); |
| 1611 | printf(" %08x", mac); |
| 1612 | printf("%04x", ((mac2 >> 16) & 0xffff)); |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 1613 | printf(" %c", |
| 1614 | (((value2 >> 20) & 0x03) == |
| 1615 | 0x03) ? 'y' : '-'); |
| 1616 | printf(" %c\n", |
| 1617 | (((value2 >> 23) & 0x01) == |
| 1618 | 0x01) ? 'y' : '-'); |
| 1619 | if ((value & 0x4000) |
| 1620 | && (((value >> 16) & 0xfff) == table_end)) { |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 1621 | printf("end of table %d\n", i); |
| 1622 | return; |
| 1623 | } |
| 1624 | break; |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 1625 | } else if ((value & 0x4000) && (((value >> 15) & 0x1) == 0) && (((value >> 16) & 0xfff) == table_end)) { //at_table_end |
| 1626 | printf("found the last entry %d (not ready)\n", |
| 1627 | i); |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 1628 | return; |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 1629 | } else |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 1630 | usleep(5); |
| 1631 | } |
| 1632 | |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 1633 | if (type == GENERAL_TABLE) |
| 1634 | reg_write(REG_ATC_ADDR, 0x8005); //search for next address |
| 1635 | else |
| 1636 | reg_write(REG_ATC_ADDR, 0x800d); //search for next address |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 1637 | usleep(5); |
| 1638 | } |
| 1639 | } |
| 1640 | |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 1641 | void table_dump(int argc, char *argv[]) |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 1642 | { |
| 1643 | table_dump_internal(GENERAL_TABLE); |
| 1644 | |
| 1645 | } |
| 1646 | |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 1647 | void table_add(int argc, char *argv[]) |
| 1648 | { |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 1649 | unsigned int i = 0, j = 0, value = 0, is_filter = 0, is_mymac = 0; |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 1650 | char tmpstr[9]; |
developer | fed736e | 2024-07-12 14:00:34 +0800 | [diff] [blame^] | 1651 | char *endptr; |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 1652 | |
| 1653 | is_filter = (argv[1][0] == 'f') ? 1 : 0; |
| 1654 | is_mymac = (argv[1][0] == 'm') ? 1 : 0; |
| 1655 | if (!argv[2] || strlen(argv[2]) != 12) { |
| 1656 | printf("MAC address format error, should be of length 12\n"); |
| 1657 | return; |
| 1658 | } |
| 1659 | strncpy(tmpstr, argv[2], 8); |
| 1660 | tmpstr[8] = '\0'; |
developer | fed736e | 2024-07-12 14:00:34 +0800 | [diff] [blame^] | 1661 | errno = 0; |
| 1662 | value = strtoul(tmpstr, &endptr, 16); |
| 1663 | if (errno != 0 || *endptr != '\0') { |
| 1664 | printf("Error: string converting\n"); |
| 1665 | return; |
| 1666 | } |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 1667 | reg_write(REG_ATA1_ADDR, value); |
| 1668 | printf("REG_ATA1_ADDR is 0x%x\n\r", value); |
| 1669 | |
| 1670 | strncpy(tmpstr, argv[2] + 8, 4); |
| 1671 | tmpstr[4] = '\0'; |
developer | fed736e | 2024-07-12 14:00:34 +0800 | [diff] [blame^] | 1672 | errno = 0; |
| 1673 | value = strtoul(tmpstr, &endptr, 16); |
| 1674 | if (errno != 0 || *endptr != '\0') { |
| 1675 | printf("Error: string converting\n"); |
| 1676 | return; |
| 1677 | } |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 1678 | value = (value << 16); |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 1679 | value |= (1 << 15); //IVL=1 |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 1680 | |
| 1681 | if (argc > 4) { |
developer | fed736e | 2024-07-12 14:00:34 +0800 | [diff] [blame^] | 1682 | errno = 0; |
| 1683 | j = strtoul(argv[4], &endptr, 10); |
| 1684 | if (errno != 0 || *endptr != '\0' || j > 4095) { |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 1685 | printf("wrong vid range, should be within 0~4095\n"); |
| 1686 | return; |
| 1687 | } |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 1688 | value |= j; //vid |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 1689 | } |
| 1690 | |
| 1691 | reg_write(REG_ATA2_ADDR, value); |
| 1692 | printf("REG_ATA2_ADDR is 0x%x\n\r", value); |
| 1693 | |
| 1694 | if (!argv[3] || strlen(argv[3]) != 8) { |
| 1695 | if (is_filter) |
| 1696 | argv[3] = "11111111"; |
| 1697 | else { |
| 1698 | printf("portmap format error, should be of length 8\n"); |
| 1699 | return; |
| 1700 | } |
| 1701 | } |
| 1702 | j = 0; |
| 1703 | for (i = 0; i < 7; i++) { |
| 1704 | if (argv[3][i] != '0' && argv[3][i] != '1') { |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 1705 | printf |
| 1706 | ("portmap format error, should be of combination of 0 or 1\n"); |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 1707 | return; |
| 1708 | } |
| 1709 | j += (argv[3][i] - '0') * (1 << i); |
| 1710 | } |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 1711 | value = j << 4; //w_port_map |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 1712 | |
| 1713 | if (argc > 5) { |
developer | fed736e | 2024-07-12 14:00:34 +0800 | [diff] [blame^] | 1714 | errno = 0; |
| 1715 | j = strtoul(argv[5], &endptr, 10); |
| 1716 | if (errno != 0 || *endptr != '\0' || j < 1 || 255 < j) { |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 1717 | printf("wrong age range, should be within 1~255\n"); |
| 1718 | return; |
| 1719 | } |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 1720 | value |= (j << 24); //w_age_field |
| 1721 | value |= (0x1 << 2); //dynamic |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 1722 | } else { |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 1723 | value |= (0xff << 24); //w_age_field |
| 1724 | value |= (0x3 << 2); //static |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 1725 | } |
| 1726 | |
| 1727 | if (argc > 6) { |
developer | fed736e | 2024-07-12 14:00:34 +0800 | [diff] [blame^] | 1728 | errno = 0; |
| 1729 | j = strtoul(argv[6], &endptr, 10); |
| 1730 | if (errno != 0 || *endptr != '\0' || j > 7) { |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 1731 | printf("wrong eg-tag range, should be within 0~7\n"); |
| 1732 | return; |
| 1733 | } |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 1734 | value |= (j << 13); //EG_TAG |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 1735 | } |
| 1736 | |
| 1737 | if (is_filter) |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 1738 | value |= (7 << 20); //sa_filter |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 1739 | |
| 1740 | if (is_mymac) |
| 1741 | value |= (1 << 23); |
| 1742 | |
| 1743 | reg_write(REG_ATWD_ADDR, value); |
| 1744 | |
| 1745 | usleep(5000); |
| 1746 | reg_read(REG_ATWD_ADDR, &value); |
| 1747 | printf("REG_ATWD_ADDR is 0x%x\n\r", value); |
| 1748 | |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 1749 | value = 0x8001; //w_mac_cmd |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 1750 | reg_write(REG_ATC_ADDR, value); |
| 1751 | |
| 1752 | usleep(1000); |
| 1753 | |
| 1754 | for (i = 0; i < 20; i++) { |
| 1755 | reg_read(REG_ATC_ADDR, &value); |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 1756 | if ((value & 0x8000) == 0) { //mac address busy |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 1757 | printf("done.\n"); |
| 1758 | return; |
| 1759 | } |
| 1760 | usleep(1000); |
| 1761 | } |
| 1762 | if (i == 20) |
| 1763 | printf("timeout.\n"); |
| 1764 | } |
| 1765 | |
| 1766 | void table_search_mac_vid(int argc, char *argv[]) |
| 1767 | { |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 1768 | unsigned int i = 0, j = 0, value = 0, mac = 0, mac2 = 0, value2 = 0; |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 1769 | char tmpstr[9]; |
developer | fed736e | 2024-07-12 14:00:34 +0800 | [diff] [blame^] | 1770 | char *endptr; |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 1771 | |
| 1772 | if (!argv[3] || strlen(argv[3]) != 12) { |
| 1773 | printf("MAC address format error, should be of length 12\n"); |
| 1774 | return; |
| 1775 | } |
| 1776 | strncpy(tmpstr, argv[3], 8); |
| 1777 | tmpstr[8] = '\0'; |
developer | fed736e | 2024-07-12 14:00:34 +0800 | [diff] [blame^] | 1778 | errno = 0; |
| 1779 | value = strtoul(tmpstr, &endptr, 16); |
| 1780 | if (errno != 0 || *endptr != '\0') { |
| 1781 | printf("Error: string converting\n"); |
| 1782 | return; |
| 1783 | } |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 1784 | reg_write(REG_ATA1_ADDR, value); |
| 1785 | //printf("REG_ATA1_ADDR is 0x%x\n\r",value); |
| 1786 | |
| 1787 | strncpy(tmpstr, argv[3] + 8, 4); |
| 1788 | tmpstr[4] = '\0'; |
| 1789 | |
developer | fed736e | 2024-07-12 14:00:34 +0800 | [diff] [blame^] | 1790 | errno = 0; |
| 1791 | value = strtoul(tmpstr, &endptr, 16); |
| 1792 | if (errno != 0 || *endptr != '\0') { |
| 1793 | printf("Error: string converting\n"); |
| 1794 | return; |
| 1795 | } |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 1796 | value = (value << 16); |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 1797 | value |= (1 << 15); //IVL=1 |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 1798 | |
developer | fed736e | 2024-07-12 14:00:34 +0800 | [diff] [blame^] | 1799 | errno = 0; |
| 1800 | j = strtoul(argv[5], &endptr, 10); |
| 1801 | if (errno != 0 || *endptr != '\0' || j > 4095) { |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 1802 | printf("wrong vid range, should be within 0~4095\n"); |
| 1803 | return; |
| 1804 | } |
developer | fed736e | 2024-07-12 14:00:34 +0800 | [diff] [blame^] | 1805 | |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 1806 | value |= j; //vid |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 1807 | |
| 1808 | reg_write(REG_ATA2_ADDR, value); |
| 1809 | //printf("REG_ATA2_ADDR is 0x%x\n\r",value); |
| 1810 | |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 1811 | value = 0x8000; //w_mac_cmd |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 1812 | reg_write(REG_ATC_ADDR, value); |
| 1813 | |
| 1814 | usleep(1000); |
| 1815 | |
| 1816 | for (i = 0; i < 20; i++) { |
| 1817 | reg_read(REG_ATC_ADDR, &value); |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 1818 | if ((value & 0x8000) == 0) { //mac address busy |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 1819 | break; |
| 1820 | } |
| 1821 | usleep(1000); |
| 1822 | } |
| 1823 | if (i == 20) { |
| 1824 | printf("search timeout.\n"); |
| 1825 | return; |
| 1826 | } |
| 1827 | |
| 1828 | if (value & 0x1000) { |
| 1829 | printf("search no entry.\n"); |
| 1830 | return; |
| 1831 | } |
| 1832 | |
| 1833 | printf("search done.\n"); |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 1834 | printf |
| 1835 | ("hash port(0:6) fid vid age mac-address filter my_mac\n"); |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 1836 | |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 1837 | printf("%03x: ", (value >> 16) & 0xfff); //hash_addr_lu |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 1838 | reg_read(REG_ATRD_ADDR, &value2); |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 1839 | j = (value2 >> 4) & 0xff; //r_port_map |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 1840 | printf("%c", (j & 0x01) ? '1' : '-'); |
| 1841 | printf("%c", (j & 0x02) ? '1' : '-'); |
| 1842 | printf("%c", (j & 0x04) ? '1' : '-'); |
| 1843 | printf("%c ", (j & 0x08) ? '1' : '-'); |
| 1844 | printf("%c", (j & 0x10) ? '1' : '-'); |
| 1845 | printf("%c", (j & 0x20) ? '1' : '-'); |
| 1846 | printf("%c", (j & 0x40) ? '1' : '-'); |
| 1847 | printf("%c", (j & 0x80) ? '1' : '-'); |
| 1848 | |
| 1849 | reg_read(REG_TSRA2_ADDR, &mac2); |
| 1850 | |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 1851 | printf(" %2d", (mac2 >> 12) & 0x7); //FID |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 1852 | printf(" %4d", (mac2 & 0xfff)); |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 1853 | printf(" %4d", (value2 >> 24) & 0xff); //r_age_field |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 1854 | reg_read(REG_TSRA1_ADDR, &mac); |
| 1855 | printf(" %08x", mac); |
| 1856 | printf("%04x", ((mac2 >> 16) & 0xffff)); |
| 1857 | printf(" %c", (((value2 >> 20) & 0x03) == 0x03) ? 'y' : '-'); |
| 1858 | printf(" %c\n", (((value2 >> 23) & 0x01) == 0x01) ? 'y' : '-'); |
| 1859 | } |
| 1860 | |
| 1861 | void table_search_mac_fid(int argc, char *argv[]) |
| 1862 | { |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 1863 | unsigned int i = 0, j = 0, value = 0, mac = 0, mac2 = 0, value2 = 0; |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 1864 | char tmpstr[9]; |
developer | fed736e | 2024-07-12 14:00:34 +0800 | [diff] [blame^] | 1865 | char *endptr; |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 1866 | |
| 1867 | if (!argv[3] || strlen(argv[3]) != 12) { |
| 1868 | printf("MAC address format error, should be of length 12\n"); |
| 1869 | return; |
| 1870 | } |
| 1871 | strncpy(tmpstr, argv[3], 8); |
| 1872 | tmpstr[8] = '\0'; |
developer | fed736e | 2024-07-12 14:00:34 +0800 | [diff] [blame^] | 1873 | errno = 0; |
| 1874 | value = strtoul(tmpstr, &endptr, 16); |
| 1875 | if (errno != 0 || *endptr != '\0') { |
| 1876 | printf("Error: string converting\n"); |
| 1877 | return; |
| 1878 | } |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 1879 | reg_write(REG_ATA1_ADDR, value); |
| 1880 | //printf("REG_ATA1_ADDR is 0x%x\n\r",value); |
| 1881 | |
| 1882 | strncpy(tmpstr, argv[3] + 8, 4); |
| 1883 | tmpstr[4] = '\0'; |
developer | fed736e | 2024-07-12 14:00:34 +0800 | [diff] [blame^] | 1884 | errno = 0; |
| 1885 | value = strtoul(tmpstr, &endptr, 16); |
| 1886 | if (errno != 0 || *endptr != '\0') { |
| 1887 | printf("Error: string converting\n"); |
| 1888 | return; |
| 1889 | } |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 1890 | value = (value << 16); |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 1891 | value &= ~(1 << 15); //IVL=0 |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 1892 | |
developer | fed736e | 2024-07-12 14:00:34 +0800 | [diff] [blame^] | 1893 | errno = 0; |
| 1894 | j = strtoul(argv[5], &endptr, 10); |
| 1895 | if (errno != 0 || *endptr != '\0' || j > 7) { |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 1896 | printf("wrong fid range, should be within 0~7\n"); |
| 1897 | return; |
| 1898 | } |
developer | fed736e | 2024-07-12 14:00:34 +0800 | [diff] [blame^] | 1899 | |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 1900 | value |= (j << 12); //vid |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 1901 | |
| 1902 | reg_write(REG_ATA2_ADDR, value); |
| 1903 | //printf("REG_ATA2_ADDR is 0x%x\n\r",value); |
| 1904 | |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 1905 | value = 0x8000; //w_mac_cmd |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 1906 | reg_write(REG_ATC_ADDR, value); |
| 1907 | |
| 1908 | usleep(1000); |
| 1909 | |
| 1910 | for (i = 0; i < 20; i++) { |
| 1911 | reg_read(REG_ATC_ADDR, &value); |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 1912 | if ((value & 0x8000) == 0) { //mac address busy |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 1913 | break; |
| 1914 | } |
| 1915 | usleep(1000); |
| 1916 | } |
| 1917 | if (i == 20) { |
| 1918 | printf("search timeout.\n"); |
| 1919 | return; |
| 1920 | } |
| 1921 | |
| 1922 | if (value & 0x1000) { |
| 1923 | printf("search no entry.\n"); |
| 1924 | return; |
| 1925 | } |
| 1926 | |
| 1927 | printf("search done.\n"); |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 1928 | printf |
| 1929 | ("hash port(0:6) fid vid age mac-address filter my_mac\n"); |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 1930 | |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 1931 | printf("%03x: ", (value >> 16) & 0xfff); //hash_addr_lu |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 1932 | reg_read(REG_ATRD_ADDR, &value2); |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 1933 | j = (value2 >> 4) & 0xff; //r_port_map |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 1934 | printf("%c", (j & 0x01) ? '1' : '-'); |
| 1935 | printf("%c", (j & 0x02) ? '1' : '-'); |
| 1936 | printf("%c", (j & 0x04) ? '1' : '-'); |
| 1937 | printf("%c ", (j & 0x08) ? '1' : '-'); |
| 1938 | printf("%c", (j & 0x10) ? '1' : '-'); |
| 1939 | printf("%c", (j & 0x20) ? '1' : '-'); |
| 1940 | printf("%c", (j & 0x40) ? '1' : '-'); |
| 1941 | printf("%c", (j & 0x80) ? '1' : '-'); |
| 1942 | |
| 1943 | reg_read(REG_TSRA2_ADDR, &mac2); |
| 1944 | |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 1945 | printf(" %2d", (mac2 >> 12) & 0x7); //FID |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 1946 | printf(" %4d", (mac2 & 0xfff)); |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 1947 | printf(" %4d", (value2 >> 24) & 0xff); //r_age_field |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 1948 | reg_read(REG_TSRA1_ADDR, &mac); |
| 1949 | printf(" %08x", mac); |
| 1950 | printf("%04x", ((mac2 >> 16) & 0xffff)); |
| 1951 | printf(" %c", (((value2 >> 20) & 0x03) == 0x03) ? 'y' : '-'); |
| 1952 | printf(" %c\n", (((value2 >> 23) & 0x01) == 0x01) ? 'y' : '-'); |
| 1953 | } |
| 1954 | |
| 1955 | void table_del_fid(int argc, char *argv[]) |
| 1956 | { |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 1957 | unsigned int i = 0, j = 0, value = 0; |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 1958 | char tmpstr[9]; |
developer | fed736e | 2024-07-12 14:00:34 +0800 | [diff] [blame^] | 1959 | char *endptr; |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 1960 | |
| 1961 | if (!argv[3] || strlen(argv[3]) != 12) { |
| 1962 | printf("MAC address format error, should be of length 12\n"); |
| 1963 | return; |
| 1964 | } |
| 1965 | strncpy(tmpstr, argv[3], 8); |
| 1966 | tmpstr[8] = '\0'; |
developer | fed736e | 2024-07-12 14:00:34 +0800 | [diff] [blame^] | 1967 | errno = 0; |
| 1968 | value = strtoul(tmpstr, &endptr, 16); |
| 1969 | if (errno != 0 || *endptr != '\0') { |
| 1970 | printf("Error: string converting\n"); |
| 1971 | return; |
| 1972 | } |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 1973 | reg_write(REG_ATA1_ADDR, value); |
developer | fed736e | 2024-07-12 14:00:34 +0800 | [diff] [blame^] | 1974 | |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 1975 | strncpy(tmpstr, argv[3] + 8, 4); |
| 1976 | tmpstr[4] = '\0'; |
developer | fed736e | 2024-07-12 14:00:34 +0800 | [diff] [blame^] | 1977 | errno = 0; |
| 1978 | value = strtoul(tmpstr, &endptr, 16); |
| 1979 | if (errno != 0 || *endptr != '\0') { |
| 1980 | printf("Error: string converting\n"); |
| 1981 | return; |
| 1982 | } |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 1983 | value = (value << 16); |
| 1984 | |
| 1985 | if (argc > 5) { |
developer | fed736e | 2024-07-12 14:00:34 +0800 | [diff] [blame^] | 1986 | errno = 0; |
| 1987 | j = strtoul(argv[5], &endptr, 10); |
| 1988 | if (errno != 0 || *endptr != '\0' || j > 7) { |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 1989 | printf("wrong fid range, should be within 0~7\n"); |
| 1990 | return; |
| 1991 | } |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 1992 | value |= (j << 12); /* fid */ |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 1993 | } |
| 1994 | |
| 1995 | reg_write(REG_ATA2_ADDR, value); |
| 1996 | |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 1997 | value = 0; /* STATUS=0, delete mac */ |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 1998 | reg_write(REG_ATWD_ADDR, value); |
| 1999 | |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 2000 | value = 0x8001; //w_mac_cmd |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 2001 | reg_write(REG_ATC_ADDR, value); |
| 2002 | |
| 2003 | for (i = 0; i < 20; i++) { |
| 2004 | reg_read(REG_ATC_ADDR, &value); |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 2005 | if ((value & 0x8000) == 0) { /* mac address busy */ |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 2006 | if (argv[1] != NULL) |
| 2007 | printf("done.\n"); |
| 2008 | return; |
| 2009 | } |
| 2010 | usleep(1000); |
| 2011 | } |
| 2012 | if (i == 20) |
| 2013 | printf("timeout.\n"); |
| 2014 | } |
| 2015 | |
| 2016 | void table_del_vid(int argc, char *argv[]) |
| 2017 | { |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 2018 | unsigned int i = 0, j = 0, value = 0; |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 2019 | char tmpstr[9]; |
developer | fed736e | 2024-07-12 14:00:34 +0800 | [diff] [blame^] | 2020 | char *endptr; |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 2021 | |
| 2022 | if (!argv[3] || strlen(argv[3]) != 12) { |
| 2023 | printf("MAC address format error, should be of length 12\n"); |
| 2024 | return; |
| 2025 | } |
| 2026 | strncpy(tmpstr, argv[3], 8); |
| 2027 | tmpstr[8] = '\0'; |
developer | fed736e | 2024-07-12 14:00:34 +0800 | [diff] [blame^] | 2028 | errno = 0; |
| 2029 | value = strtoul(tmpstr, &endptr, 16); |
| 2030 | if (errno != 0 || *endptr != '\0') { |
| 2031 | printf("Error: string converting\n"); |
| 2032 | return; |
| 2033 | } |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 2034 | reg_write(REG_ATA1_ADDR, value); |
| 2035 | |
| 2036 | strncpy(tmpstr, argv[3] + 8, 4); |
| 2037 | tmpstr[4] = '\0'; |
developer | fed736e | 2024-07-12 14:00:34 +0800 | [diff] [blame^] | 2038 | errno = 0; |
| 2039 | value = strtoul(tmpstr, &endptr, 16); |
| 2040 | if (errno != 0 || *endptr != '\0') { |
| 2041 | printf("Error: string converting\n"); |
| 2042 | return; |
| 2043 | } |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 2044 | value = (value << 16); |
| 2045 | |
developer | fed736e | 2024-07-12 14:00:34 +0800 | [diff] [blame^] | 2046 | errno = 0; |
| 2047 | j = strtoul(argv[5], &endptr, 10); |
| 2048 | if (errno != 0 || *endptr != '\0' || j > 4095) { |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 2049 | printf("wrong fid range, should be within 0~4095\n"); |
| 2050 | return; |
| 2051 | } |
developer | fed736e | 2024-07-12 14:00:34 +0800 | [diff] [blame^] | 2052 | |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 2053 | value |= j; //vid |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 2054 | value |= 1 << 15; |
| 2055 | reg_write(REG_ATA2_ADDR, value); |
| 2056 | |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 2057 | value = 0; //STATUS=0, delete mac |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 2058 | reg_write(REG_ATWD_ADDR, value); |
| 2059 | |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 2060 | value = 0x8001; //w_mac_cmd |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 2061 | reg_write(REG_ATC_ADDR, value); |
| 2062 | |
| 2063 | for (i = 0; i < 20; i++) { |
| 2064 | reg_read(REG_ATC_ADDR, &value); |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 2065 | if ((value & 0x8000) == 0) { //mac address busy |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 2066 | if (argv[1] != NULL) |
| 2067 | printf("done.\n"); |
| 2068 | return; |
| 2069 | } |
| 2070 | usleep(1000); |
| 2071 | } |
| 2072 | if (i == 20) |
| 2073 | printf("timeout.\n"); |
| 2074 | } |
| 2075 | |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 2076 | void table_clear(int argc, char *argv[]) |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 2077 | { |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 2078 | unsigned int value = 0; |
| 2079 | |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 2080 | reg_write(REG_ATC_ADDR, 0x8002); |
| 2081 | usleep(5000); |
| 2082 | reg_read(REG_ATC_ADDR, &value); |
| 2083 | |
| 2084 | printf("REG_ATC_ADDR is 0x%x\n\r", value); |
| 2085 | } |
| 2086 | |
| 2087 | void set_mirror_to(int argc, char *argv[]) |
| 2088 | { |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 2089 | unsigned int value = 0; |
| 2090 | int idx = 0; |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 2091 | |
| 2092 | idx = strtoul(argv[3], NULL, 0); |
| 2093 | if (idx < 0 || MAX_PORT < idx) { |
| 2094 | printf("wrong port member, should be within 0~%d\n", MAX_PORT); |
| 2095 | return; |
| 2096 | } |
| 2097 | if (chip_name == 0x7530) { |
| 2098 | |
| 2099 | reg_read(REG_MFC_ADDR, &value); |
| 2100 | value |= 0x1 << 3; |
| 2101 | value &= 0xfffffff8; |
| 2102 | value |= idx << 0; |
| 2103 | |
| 2104 | reg_write(REG_MFC_ADDR, value); |
| 2105 | } else { |
| 2106 | |
| 2107 | reg_read(REG_CFC_ADDR, &value); |
| 2108 | value &= (~REG_CFC_MIRROR_EN_MASK); |
| 2109 | value |= (1 << REG_CFC_MIRROR_EN_OFFT); |
| 2110 | value &= (~REG_CFC_MIRROR_PORT_MASK); |
| 2111 | value |= (idx << REG_CFC_MIRROR_PORT_OFFT); |
| 2112 | reg_write(REG_CFC_ADDR, value); |
| 2113 | } |
| 2114 | } |
| 2115 | |
| 2116 | void set_mirror_from(int argc, char *argv[]) |
| 2117 | { |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 2118 | unsigned int offset = 0, value = 0; |
developer | fed736e | 2024-07-12 14:00:34 +0800 | [diff] [blame^] | 2119 | unsigned int idx = 0, mirror = 0; |
| 2120 | char *endptr; |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 2121 | |
developer | fed736e | 2024-07-12 14:00:34 +0800 | [diff] [blame^] | 2122 | errno = 0; |
| 2123 | idx = strtoul(argv[3], &endptr, 0); |
| 2124 | if (errno != 0 || *endptr != '\0' || idx > MAX_PORT) { |
| 2125 | printf("Error: wrong port member, should be within 0~%d\n", MAX_PORT); |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 2126 | return; |
| 2127 | } |
| 2128 | |
developer | fed736e | 2024-07-12 14:00:34 +0800 | [diff] [blame^] | 2129 | errno = 0; |
| 2130 | mirror = strtoul(argv[4], &endptr, 0); |
| 2131 | |
| 2132 | if (errno != 0 || *endptr != '\0' || mirror > 3) { |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 2133 | printf("wrong mirror setting, should be within 0~3\n"); |
| 2134 | return; |
| 2135 | } |
| 2136 | |
| 2137 | offset = (0x2004 | (idx << 8)); |
| 2138 | reg_read(offset, &value); |
| 2139 | |
| 2140 | value &= 0xfffffcff; |
| 2141 | value |= mirror << 8; |
| 2142 | |
| 2143 | reg_write(offset, value); |
| 2144 | } |
| 2145 | |
developer | 5dfa8b7 | 2022-11-03 11:33:07 +0800 | [diff] [blame] | 2146 | void vlan_dump(int argc, char *argv[]) |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 2147 | { |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 2148 | unsigned int i = 0, j = 0, value = 0, value2 = 0; |
developer | 5dfa8b7 | 2022-11-03 11:33:07 +0800 | [diff] [blame] | 2149 | int eg_tag = 0; |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 2150 | |
developer | 5dfa8b7 | 2022-11-03 11:33:07 +0800 | [diff] [blame] | 2151 | if (argc == 4) { |
| 2152 | if (!strncmp(argv[3], "egtag", 6)) |
| 2153 | eg_tag = 1; |
| 2154 | } |
| 2155 | |
| 2156 | if (eg_tag) |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 2157 | printf |
| 2158 | (" vid fid portmap s-tag\teg_tag(0:untagged 2:tagged)\n"); |
developer | 5dfa8b7 | 2022-11-03 11:33:07 +0800 | [diff] [blame] | 2159 | else |
| 2160 | printf(" vid fid portmap s-tag\n"); |
| 2161 | |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 2162 | for (i = 1; i < 4095; i++) { |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 2163 | value = (0x80000000 + i); //r_vid_cmd |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 2164 | reg_write(REG_VTCR_ADDR, value); |
| 2165 | |
| 2166 | for (j = 0; j < 20; j++) { |
| 2167 | reg_read(REG_VTCR_ADDR, &value); |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 2168 | if ((value & 0x80000000) == 0) { //mac address busy |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 2169 | break; |
| 2170 | } |
| 2171 | usleep(1000); |
| 2172 | } |
| 2173 | if (j == 20) |
| 2174 | printf("timeout.\n"); |
| 2175 | |
| 2176 | reg_read(REG_VAWD1_ADDR, &value); |
| 2177 | reg_read(REG_VAWD2_ADDR, &value2); |
| 2178 | //printf("REG_VAWD1_ADDR value%d is 0x%x\n\r", i, value); |
| 2179 | //printf("REG_VAWD2_ADDR value%d is 0x%x\n\r", i, value2); |
| 2180 | |
| 2181 | if ((value & 0x01) != 0) { |
| 2182 | printf(" %4d ", i); |
| 2183 | printf(" %2d ", ((value & 0xe) >> 1)); |
| 2184 | printf(" %c", (value & 0x00010000) ? '1' : '-'); |
| 2185 | printf("%c", (value & 0x00020000) ? '1' : '-'); |
| 2186 | printf("%c", (value & 0x00040000) ? '1' : '-'); |
| 2187 | printf("%c", (value & 0x00080000) ? '1' : '-'); |
| 2188 | printf("%c", (value & 0x00100000) ? '1' : '-'); |
| 2189 | printf("%c", (value & 0x00200000) ? '1' : '-'); |
| 2190 | printf("%c", (value & 0x00400000) ? '1' : '-'); |
| 2191 | printf("%c", (value & 0x00800000) ? '1' : '-'); |
developer | 5dfa8b7 | 2022-11-03 11:33:07 +0800 | [diff] [blame] | 2192 | printf(" %4d", ((value & 0xfff0) >> 4)); |
| 2193 | if (eg_tag) { |
| 2194 | printf("\t"); |
| 2195 | if ((value & (0x3 << 28)) == (0x3 << 28)) { |
| 2196 | /* VTAG_EN=1 and EG_CON=1 */ |
| 2197 | printf("CONSISTENT"); |
| 2198 | } else if (value & (0x1 << 28)) { |
| 2199 | /* VTAG_EN=1 */ |
| 2200 | printf("%d", (value2 & 0x0003) >> 0); |
| 2201 | printf("%d", (value2 & 0x000c) >> 2); |
| 2202 | printf("%d", (value2 & 0x0030) >> 4); |
| 2203 | printf("%d", (value2 & 0x00c0) >> 6); |
| 2204 | printf("%d", (value2 & 0x0300) >> 8); |
| 2205 | printf("%d", (value2 & 0x0c00) >> 10); |
| 2206 | printf("%d", (value2 & 0x3000) >> 12); |
| 2207 | printf("%d", (value2 & 0xc000) >> 14); |
| 2208 | } else { |
| 2209 | /* VTAG_EN=0 */ |
| 2210 | printf("DISABLED"); |
| 2211 | } |
| 2212 | } |
| 2213 | printf("\n"); |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 2214 | } else { |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 2215 | /*print 16 vid for reference information */ |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 2216 | if (i <= 16) { |
| 2217 | printf(" %4d ", i); |
| 2218 | printf(" %2d ", ((value & 0xe) >> 1)); |
| 2219 | printf(" invalid\n"); |
| 2220 | } |
| 2221 | } |
| 2222 | } |
| 2223 | } |
| 2224 | |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 2225 | static long timespec_diff_us(struct timespec start, struct timespec end) |
| 2226 | { |
| 2227 | struct timespec temp; |
| 2228 | unsigned long duration = 0; |
| 2229 | |
| 2230 | if ((end.tv_nsec - start.tv_nsec) < 0) { |
| 2231 | temp.tv_sec = end.tv_sec - start.tv_sec - 1; |
| 2232 | temp.tv_nsec = 1000000000 + end.tv_nsec - start.tv_nsec; |
| 2233 | } else { |
| 2234 | temp.tv_sec = end.tv_sec - start.tv_sec; |
| 2235 | temp.tv_nsec = end.tv_nsec - start.tv_nsec; |
| 2236 | } |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 2237 | /* calculate second part */ |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 2238 | duration += temp.tv_sec * 1000000; |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 2239 | /* calculate ns part */ |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 2240 | duration += temp.tv_nsec >> 10; |
| 2241 | |
| 2242 | return duration; |
| 2243 | } |
| 2244 | |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 2245 | void vlan_clear(int argc, char *argv[]) |
| 2246 | { |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 2247 | unsigned int value = 0; |
| 2248 | int vid = 0; |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 2249 | unsigned long duration_us = 0; |
| 2250 | struct timespec start, end; |
| 2251 | |
| 2252 | for (vid = 0; vid < 4096; vid++) { |
| 2253 | clock_gettime(CLOCK_REALTIME, &start); |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 2254 | value = 0; //invalid |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 2255 | reg_write(REG_VAWD1_ADDR, value); |
| 2256 | |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 2257 | value = (0x80001000 + vid); //w_vid_cmd |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 2258 | reg_write(REG_VTCR_ADDR, value); |
| 2259 | while (duration_us <= 1000) { |
| 2260 | reg_read(REG_VTCR_ADDR, &value); |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 2261 | if ((value & 0x80000000) == 0) { //table busy |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 2262 | break; |
| 2263 | } |
| 2264 | clock_gettime(CLOCK_REALTIME, &end); |
| 2265 | duration_us = timespec_diff_us(start, end); |
| 2266 | } |
| 2267 | if (duration_us > 1000) |
| 2268 | printf("config vlan timeout: %ld.\n", duration_us); |
| 2269 | } |
| 2270 | } |
| 2271 | |
| 2272 | void vlan_set(int argc, char *argv[]) |
| 2273 | { |
developer | 5dfa8b7 | 2022-11-03 11:33:07 +0800 | [diff] [blame] | 2274 | unsigned int vlan_mem = 0; |
| 2275 | unsigned int value = 0; |
| 2276 | unsigned int value2 = 0; |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 2277 | int i = 0, vid = 0, fid = 0; |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 2278 | int stag = 0; |
developer | 5dfa8b7 | 2022-11-03 11:33:07 +0800 | [diff] [blame] | 2279 | unsigned long eg_con = 0; |
| 2280 | unsigned int eg_tag = 0; |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 2281 | |
| 2282 | if (argc < 5) { |
| 2283 | printf("insufficient arguments!\n"); |
| 2284 | return; |
| 2285 | } |
developer | 5dfa8b7 | 2022-11-03 11:33:07 +0800 | [diff] [blame] | 2286 | |
| 2287 | fid = strtoul(argv[3], NULL, 0); |
| 2288 | if (fid < 0 || fid > 7) { |
| 2289 | printf("wrong filtering db id range, should be within 0~7\n"); |
| 2290 | return; |
| 2291 | } |
| 2292 | value |= (fid << 1); |
| 2293 | |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 2294 | vid = strtoul(argv[4], NULL, 0); |
| 2295 | if (vid < 0 || 0xfff < vid) { |
| 2296 | printf("wrong vlan id range, should be within 0~4095\n"); |
| 2297 | return; |
| 2298 | } |
developer | 5dfa8b7 | 2022-11-03 11:33:07 +0800 | [diff] [blame] | 2299 | |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 2300 | if (strlen(argv[5]) != 8) { |
| 2301 | printf("portmap format error, should be of length 7\n"); |
| 2302 | return; |
| 2303 | } |
developer | 5dfa8b7 | 2022-11-03 11:33:07 +0800 | [diff] [blame] | 2304 | |
| 2305 | vlan_mem = 0; |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 2306 | for (i = 0; i < 8; i++) { |
| 2307 | if (argv[5][i] != '0' && argv[5][i] != '1') { |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 2308 | printf |
| 2309 | ("portmap format error, should be of combination of 0 or 1\n"); |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 2310 | return; |
| 2311 | } |
developer | 5dfa8b7 | 2022-11-03 11:33:07 +0800 | [diff] [blame] | 2312 | vlan_mem += (argv[5][i] - '0') * (1 << i); |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 2313 | } |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 2314 | |
developer | 5dfa8b7 | 2022-11-03 11:33:07 +0800 | [diff] [blame] | 2315 | /* VLAN stag */ |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 2316 | if (argc > 6) { |
| 2317 | stag = strtoul(argv[6], NULL, 16); |
developer | 5dfa8b7 | 2022-11-03 11:33:07 +0800 | [diff] [blame] | 2318 | if (stag < 0 || 0xfff < stag) { |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 2319 | printf |
| 2320 | ("wrong stag id range, should be within 0~4095\n"); |
developer | 5dfa8b7 | 2022-11-03 11:33:07 +0800 | [diff] [blame] | 2321 | return; |
| 2322 | } |
| 2323 | //printf("STAG is 0x%x\n", stag); |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 2324 | } |
| 2325 | |
developer | 5dfa8b7 | 2022-11-03 11:33:07 +0800 | [diff] [blame] | 2326 | /* set vlan member */ |
| 2327 | value |= (vlan_mem << 16); |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 2328 | value |= (1 << 30); //IVL=1 |
| 2329 | value |= ((stag & 0xfff) << 4); //stag |
| 2330 | value |= 1; //valid |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 2331 | |
| 2332 | if (argc > 7) { |
developer | 5dfa8b7 | 2022-11-03 11:33:07 +0800 | [diff] [blame] | 2333 | eg_con = strtoul(argv[7], NULL, 2); |
| 2334 | eg_con = !!eg_con; |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 2335 | value |= (eg_con << 29); //eg_con |
| 2336 | value |= (1 << 28); //eg tag control enable |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 2337 | } |
| 2338 | |
developer | 5dfa8b7 | 2022-11-03 11:33:07 +0800 | [diff] [blame] | 2339 | if (argc > 8 && !eg_con) { |
| 2340 | if (strlen(argv[8]) != 8) { |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 2341 | printf |
| 2342 | ("egtag portmap format error, should be of length 7\n"); |
developer | 5dfa8b7 | 2022-11-03 11:33:07 +0800 | [diff] [blame] | 2343 | return; |
| 2344 | } |
| 2345 | |
| 2346 | for (i = 0; i < 8; i++) { |
| 2347 | if (argv[8][i] < '0' || argv[8][i] > '3') { |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 2348 | printf |
| 2349 | ("egtag portmap format error, should be of combination of 0 or 3\n"); |
developer | 5dfa8b7 | 2022-11-03 11:33:07 +0800 | [diff] [blame] | 2350 | return; |
| 2351 | } |
| 2352 | //eg_tag += (argv[8][i] - '0') * (1 << i * 2); |
| 2353 | eg_tag |= (argv[8][i] - '0') << (i * 2); |
| 2354 | } |
| 2355 | |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 2356 | value |= (1 << 28); //eg tag control enable |
developer | 5dfa8b7 | 2022-11-03 11:33:07 +0800 | [diff] [blame] | 2357 | value2 &= ~(0xffff); |
| 2358 | value2 |= eg_tag; |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 2359 | } |
| 2360 | reg_write(REG_VAWD1_ADDR, value); |
developer | 5dfa8b7 | 2022-11-03 11:33:07 +0800 | [diff] [blame] | 2361 | reg_write(REG_VAWD2_ADDR, value2); |
| 2362 | //printf("VAWD1=0x%08x VAWD2=0x%08x ", value, value2); |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 2363 | |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 2364 | value = (0x80001000 + vid); //w_vid_cmd |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 2365 | reg_write(REG_VTCR_ADDR, value); |
developer | 5dfa8b7 | 2022-11-03 11:33:07 +0800 | [diff] [blame] | 2366 | //printf("VTCR=0x%08x\n", value); |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 2367 | |
developer | 5dfa8b7 | 2022-11-03 11:33:07 +0800 | [diff] [blame] | 2368 | for (i = 0; i < 300; i++) { |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 2369 | usleep(1000); |
| 2370 | reg_read(REG_VTCR_ADDR, &value); |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 2371 | if ((value & 0x80000000) == 0) //table busy |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 2372 | break; |
| 2373 | } |
| 2374 | |
developer | 5dfa8b7 | 2022-11-03 11:33:07 +0800 | [diff] [blame] | 2375 | if (i == 300) |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 2376 | printf("config vlan timeout.\n"); |
| 2377 | } |
| 2378 | |
| 2379 | void igmp_on(int argc, char *argv[]) |
| 2380 | { |
| 2381 | unsigned int leaky_en = 0; |
| 2382 | unsigned int wan_num = 4; |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 2383 | unsigned int port = 0, offset = 0, value = 0; |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 2384 | char cmd[80]; |
developer | 5dfa8b7 | 2022-11-03 11:33:07 +0800 | [diff] [blame] | 2385 | int ret; |
developer | fed736e | 2024-07-12 14:00:34 +0800 | [diff] [blame^] | 2386 | char *endptr; |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 2387 | |
developer | fed736e | 2024-07-12 14:00:34 +0800 | [diff] [blame^] | 2388 | if (argc > 3) { |
| 2389 | errno = 0; |
| 2390 | leaky_en = strtoul(argv[3], &endptr, 10); |
| 2391 | if (errno != 0 || *endptr != '\0') { |
| 2392 | printf("Error: string converting\n"); |
| 2393 | return; |
| 2394 | } |
| 2395 | } |
| 2396 | if (argc > 4) { |
| 2397 | errno = 0; |
| 2398 | wan_num = strtoul(argv[4], &endptr, 10); |
| 2399 | if (errno != 0 || *endptr != '\0') { |
| 2400 | printf("Error: string converting\n"); |
| 2401 | return; |
| 2402 | } |
| 2403 | } |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 2404 | |
| 2405 | if (leaky_en == 1) { |
| 2406 | if (wan_num == 4) { |
| 2407 | /* reg_write(0x2410, 0x810000c8); */ |
| 2408 | reg_read(0x2410, &value); |
| 2409 | reg_write(0x2410, value | (1 << 3)); |
| 2410 | /* reg_write(0x2010, 0x810000c0); */ |
| 2411 | reg_read(0x2010, &value); |
| 2412 | reg_write(0x2010, value & (~(1 << 3))); |
| 2413 | reg_write(REG_ISC_ADDR, 0x10027d10); |
| 2414 | } else { |
| 2415 | /* reg_write(0x2010, 0x810000c8); */ |
| 2416 | reg_read(0x2010, &value); |
| 2417 | reg_write(0x2010, value | (1 << 3)); |
| 2418 | /* reg_write(0x2410, 0x810000c0); */ |
| 2419 | reg_read(0x2410, &value); |
| 2420 | reg_write(0x2410, value & (~(1 << 3))); |
| 2421 | reg_write(REG_ISC_ADDR, 0x01027d01); |
| 2422 | } |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 2423 | } else |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 2424 | reg_write(REG_ISC_ADDR, 0x10027d60); |
| 2425 | |
| 2426 | reg_write(0x1c, 0x08100810); |
| 2427 | reg_write(0x2008, 0xb3ff); |
| 2428 | reg_write(0x2108, 0xb3ff); |
| 2429 | reg_write(0x2208, 0xb3ff); |
| 2430 | reg_write(0x2308, 0xb3ff); |
| 2431 | reg_write(0x2408, 0xb3ff); |
| 2432 | reg_write(0x2608, 0xb3ff); |
| 2433 | /* Enable Port ACL |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 2434 | * reg_write(0x2P04, 0xff0403); |
| 2435 | */ |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 2436 | for (port = 0; port <= 6; port++) { |
| 2437 | offset = 0x2004 + port * 0x100; |
| 2438 | reg_read(offset, &value); |
| 2439 | reg_write(offset, value | (1 << 10)); |
| 2440 | } |
| 2441 | |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 2442 | /*IGMP query only p4 -> p5 */ |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 2443 | reg_write(0x94, 0x00ff0002); |
| 2444 | if (wan_num == 4) |
| 2445 | reg_write(0x98, 0x000a1008); |
| 2446 | else |
| 2447 | reg_write(0x98, 0x000a0108); |
| 2448 | reg_write(0x90, 0x80005000); |
| 2449 | reg_write(0x94, 0xff001100); |
| 2450 | if (wan_num == 4) |
| 2451 | reg_write(0x98, 0x000B1000); |
| 2452 | else |
| 2453 | reg_write(0x98, 0x000B0100); |
| 2454 | reg_write(0x90, 0x80005001); |
| 2455 | reg_write(0x94, 0x3); |
| 2456 | reg_write(0x98, 0x0); |
| 2457 | reg_write(0x90, 0x80009000); |
| 2458 | reg_write(0x94, 0x1a002080); |
| 2459 | reg_write(0x98, 0x0); |
| 2460 | reg_write(0x90, 0x8000b000); |
| 2461 | |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 2462 | /*IGMP p5 -> p4 */ |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 2463 | reg_write(0x94, 0x00ff0002); |
| 2464 | reg_write(0x98, 0x000a2008); |
| 2465 | reg_write(0x90, 0x80005002); |
| 2466 | reg_write(0x94, 0x4); |
| 2467 | reg_write(0x98, 0x0); |
| 2468 | reg_write(0x90, 0x80009001); |
| 2469 | if (wan_num == 4) |
| 2470 | reg_write(0x94, 0x1a001080); |
| 2471 | else |
| 2472 | reg_write(0x94, 0x1a000180); |
| 2473 | reg_write(0x98, 0x0); |
| 2474 | reg_write(0x90, 0x8000b001); |
| 2475 | |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 2476 | /*IGMP p0~p3 -> p6 */ |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 2477 | reg_write(0x94, 0x00ff0002); |
| 2478 | if (wan_num == 4) |
| 2479 | reg_write(0x98, 0x000a0f08); |
| 2480 | else |
| 2481 | reg_write(0x98, 0x000a1e08); |
| 2482 | reg_write(0x90, 0x80005003); |
| 2483 | reg_write(0x94, 0x8); |
| 2484 | reg_write(0x98, 0x0); |
| 2485 | reg_write(0x90, 0x80009002); |
| 2486 | reg_write(0x94, 0x1a004080); |
| 2487 | reg_write(0x98, 0x0); |
| 2488 | reg_write(0x90, 0x8000b002); |
| 2489 | |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 2490 | /*IGMP query only p6 -> p0~p3 */ |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 2491 | reg_write(0x94, 0x00ff0002); |
| 2492 | reg_write(0x98, 0x000a4008); |
| 2493 | reg_write(0x90, 0x80005004); |
| 2494 | reg_write(0x94, 0xff001100); |
| 2495 | reg_write(0x98, 0x000B4000); |
| 2496 | reg_write(0x90, 0x80005005); |
| 2497 | reg_write(0x94, 0x30); |
| 2498 | reg_write(0x98, 0x0); |
| 2499 | reg_write(0x90, 0x80009003); |
| 2500 | if (wan_num == 4) |
| 2501 | reg_write(0x94, 0x1a000f80); |
| 2502 | else |
| 2503 | reg_write(0x94, 0x1a001e80); |
| 2504 | reg_write(0x98, 0x0); |
| 2505 | reg_write(0x90, 0x8000b003); |
| 2506 | |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 2507 | /*Force eth2 to receive all igmp packets */ |
developer | fed736e | 2024-07-12 14:00:34 +0800 | [diff] [blame^] | 2508 | ret = snprintf(cmd, sizeof(cmd), |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 2509 | "echo 2 > /sys/devices/virtual/net/%s/brif/%s/multicast_router", |
| 2510 | BR_DEVNAME, ETH_DEVNAME); |
developer | fed736e | 2024-07-12 14:00:34 +0800 | [diff] [blame^] | 2511 | |
| 2512 | if (ret < 0 || ret >= sizeof(cmd)) |
| 2513 | goto error; |
| 2514 | |
developer | 5dfa8b7 | 2022-11-03 11:33:07 +0800 | [diff] [blame] | 2515 | ret = system(cmd); |
| 2516 | if (ret) |
developer | fed736e | 2024-07-12 14:00:34 +0800 | [diff] [blame^] | 2517 | goto error; |
| 2518 | |
| 2519 | return; |
| 2520 | |
| 2521 | error: |
| 2522 | printf("Failed to set /sys/devices/virtual/net/%s/brif/%s/multicast_router\n", |
| 2523 | BR_DEVNAME, ETH_DEVNAME); |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 2524 | } |
| 2525 | |
| 2526 | void igmp_disable(int argc, char *argv[]) |
| 2527 | { |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 2528 | unsigned int reg_offset = 0, value = 0; |
| 2529 | int port_num = 0; |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 2530 | |
| 2531 | if (argc < 4) { |
| 2532 | printf("insufficient arguments!\n"); |
| 2533 | return; |
| 2534 | } |
| 2535 | port_num = strtoul(argv[3], NULL, 0); |
| 2536 | if (port_num < 0 || 6 < port_num) { |
| 2537 | printf("wrong port range, should be within 0~6\n"); |
| 2538 | return; |
| 2539 | } |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 2540 | //set ISC: IGMP Snooping Control Register (offset: 0x0018) |
| 2541 | reg_offset = 0x2008; |
| 2542 | reg_offset |= (port_num << 8); |
| 2543 | value = 0x8000; |
| 2544 | |
| 2545 | reg_write(reg_offset, value); |
| 2546 | } |
| 2547 | |
| 2548 | void igmp_enable(int argc, char *argv[]) |
| 2549 | { |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 2550 | unsigned int reg_offset = 0, value = 0; |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 2551 | int port_num; |
| 2552 | |
| 2553 | if (argc < 4) { |
| 2554 | printf("insufficient arguments!\n"); |
| 2555 | return; |
| 2556 | } |
| 2557 | port_num = strtoul(argv[3], NULL, 0); |
| 2558 | if (port_num < 0 || 6 < port_num) { |
| 2559 | printf("wrong port range, should be within 0~6\n"); |
| 2560 | return; |
| 2561 | } |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 2562 | //set ISC: IGMP Snooping Control Register (offset: 0x0018) |
| 2563 | reg_offset = 0x2008; |
| 2564 | reg_offset |= (port_num << 8); |
| 2565 | value = 0x9755; |
| 2566 | reg_write(reg_offset, value); |
| 2567 | } |
| 2568 | |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 2569 | void igmp_off(int argc, char *argv[]) |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 2570 | { |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 2571 | unsigned int value = 0; |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 2572 | //set ISC: IGMP Snooping Control Register (offset: 0x0018) |
| 2573 | reg_read(REG_ISC_ADDR, &value); |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 2574 | value &= ~(1 << 18); //disable |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 2575 | reg_write(REG_ISC_ADDR, value); |
| 2576 | |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 2577 | /*restore wan port multicast leaky vlan function: default disabled */ |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 2578 | reg_read(0x2010, &value); |
| 2579 | reg_write(0x2010, value & (~(1 << 3))); |
| 2580 | reg_read(0x2410, &value); |
| 2581 | reg_write(0x2410, value & (~(1 << 3))); |
| 2582 | |
| 2583 | printf("config igmpsnoop off.\n"); |
| 2584 | } |
| 2585 | |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 2586 | void switch_reset(int argc, char *argv[]) |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 2587 | { |
developer | 5dfa8b7 | 2022-11-03 11:33:07 +0800 | [diff] [blame] | 2588 | if (chip_name == 0x7988) |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 2589 | return; |
developer | 5dfa8b7 | 2022-11-03 11:33:07 +0800 | [diff] [blame] | 2590 | |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 2591 | unsigned int value = 0; |
| 2592 | /*Software Register Reset and Software System Reset */ |
| 2593 | reg_write(0x7000, 0x3); |
| 2594 | reg_read(0x7000, &value); |
| 2595 | printf("SYS_CTRL(0x7000) register value =0x%x \n", value); |
| 2596 | if (chip_name == 0x7531) { |
| 2597 | reg_write(0x7c0c, 0x11111111); |
| 2598 | reg_read(0x7c0c, &value); |
| 2599 | printf("GPIO Mode (0x7c0c) select value =0x%x \n", value); |
| 2600 | } |
| 2601 | printf("Switch Software Reset !!! \n"); |
| 2602 | } |
| 2603 | |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 2604 | void phy_set_fc(int argc, char *argv[]) |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 2605 | { |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 2606 | unsigned int port = 0, pause_capable = 0; |
| 2607 | unsigned int phy_value = 0; |
developer | fed736e | 2024-07-12 14:00:34 +0800 | [diff] [blame^] | 2608 | char *endptr; |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 2609 | |
developer | fed736e | 2024-07-12 14:00:34 +0800 | [diff] [blame^] | 2610 | errno = 0; |
| 2611 | port = strtoul(argv[3], &endptr, 10); |
| 2612 | if (errno != 0 || *endptr != '\0' || port > MAX_PORT - 2) { |
| 2613 | printf("Error: wrong PHY port number, should be within 0~4\n"); |
| 2614 | return; |
| 2615 | } |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 2616 | |
developer | fed736e | 2024-07-12 14:00:34 +0800 | [diff] [blame^] | 2617 | errno = 0; |
| 2618 | pause_capable = strtoul(argv[4], &endptr, 10); |
| 2619 | if (errno != 0 || *endptr != '\0' || pause_capable > 1) { |
| 2620 | printf("Illegal parameter, full_duplex_pause_capable:0|1\n"); |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 2621 | return; |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 2622 | } |
developer | fed736e | 2024-07-12 14:00:34 +0800 | [diff] [blame^] | 2623 | |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 2624 | printf("port=%d, full_duplex_pause_capable:%d\n", port, pause_capable); |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 2625 | |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 2626 | mii_mgr_read(port, 4, &phy_value); |
| 2627 | printf("read phy_value:0x%x\r\n", phy_value); |
| 2628 | phy_value &= (~(0x1 << 10)); |
| 2629 | phy_value &= (~(0x1 << 11)); |
| 2630 | if (pause_capable == 1) { |
| 2631 | phy_value |= (0x1 << 10); |
| 2632 | phy_value |= (0x1 << 11); |
| 2633 | } |
| 2634 | mii_mgr_write(port, 4, phy_value); |
| 2635 | printf("write phy_value:0x%x\r\n", phy_value); |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 2636 | return; |
| 2637 | } /*end phy_set_fc */ |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 2638 | |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 2639 | void phy_set_an(int argc, char *argv[]) |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 2640 | { |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 2641 | unsigned int port = 0, auto_negotiation_en = 0; |
| 2642 | unsigned int phy_value = 0; |
developer | fed736e | 2024-07-12 14:00:34 +0800 | [diff] [blame^] | 2643 | char *endptr; |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 2644 | |
developer | fed736e | 2024-07-12 14:00:34 +0800 | [diff] [blame^] | 2645 | errno = 0; |
| 2646 | port = strtoul(argv[3], &endptr, 10); |
| 2647 | if (errno != 0 || *endptr != '\0' || port > MAX_PORT - 2) { |
| 2648 | printf("Error: wrong PHY port number, should be within 0~4\n"); |
| 2649 | return; |
| 2650 | } |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 2651 | |
developer | fed736e | 2024-07-12 14:00:34 +0800 | [diff] [blame^] | 2652 | errno = 0; |
| 2653 | auto_negotiation_en = strtoul(argv[4], &endptr, 10); |
| 2654 | if (errno != 0 || *endptr != '\0' || auto_negotiation_en > 1) { |
| 2655 | printf("Illegal parameter, auto_negotiation_en:0|1\n"); |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 2656 | return; |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 2657 | } |
developer | fed736e | 2024-07-12 14:00:34 +0800 | [diff] [blame^] | 2658 | |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 2659 | printf("port=%d, auto_negotiation_en:%d\n", port, auto_negotiation_en); |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 2660 | |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 2661 | mii_mgr_read(port, 0, &phy_value); |
| 2662 | printf("read phy_value:0x%x\r\n", phy_value); |
| 2663 | phy_value &= (~(1 << 12)); |
| 2664 | phy_value |= (auto_negotiation_en << 12); |
| 2665 | mii_mgr_write(port, 0, phy_value); |
| 2666 | printf("write phy_value:0x%x\r\n", phy_value); |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 2667 | } /*end phy_set_an */ |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 2668 | |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 2669 | void set_mac_pfc(int argc, char *argv[]) |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 2670 | { |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 2671 | unsigned int value = 0; |
developer | fed736e | 2024-07-12 14:00:34 +0800 | [diff] [blame^] | 2672 | unsigned int port, enable = 0; |
| 2673 | char *endptr; |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 2674 | |
developer | fed736e | 2024-07-12 14:00:34 +0800 | [diff] [blame^] | 2675 | errno = 0; |
| 2676 | port = strtoul(argv[3], &endptr, 10); |
| 2677 | if (errno != 0 || *endptr != '\0' || port > MAX_PORT) { |
| 2678 | printf("Error: wrong port member, should be within 0~%d\n", MAX_PORT); |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 2679 | return; |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 2680 | } |
developer | fed736e | 2024-07-12 14:00:34 +0800 | [diff] [blame^] | 2681 | |
| 2682 | errno = 0; |
| 2683 | enable = strtoul(argv[4], &endptr, 10); |
| 2684 | if (errno != 0 || *endptr != '\0' || enable > 1) { |
| 2685 | printf("Error: Illegal paramete, enable|diable:0|1\n"); |
| 2686 | return; |
| 2687 | } |
| 2688 | printf("enable: %d\n", enable); |
| 2689 | |
developer | 5dfa8b7 | 2022-11-03 11:33:07 +0800 | [diff] [blame] | 2690 | if (chip_name == 0x7531 || chip_name == 0x7988) { |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 2691 | reg_read(REG_PFC_CTRL_ADDR, &value); |
| 2692 | value &= ~(1 << port); |
| 2693 | value |= (enable << port); |
| 2694 | printf("write reg: %x, value: %x\n", REG_PFC_CTRL_ADDR, value); |
| 2695 | reg_write(REG_PFC_CTRL_ADDR, value); |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 2696 | } else |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 2697 | printf("\nCommand not support by this chip.\n"); |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 2698 | } |
| 2699 | |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 2700 | void global_set_mac_fc(int argc, char *argv[]) |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 2701 | { |
| 2702 | unsigned char enable = 0; |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 2703 | unsigned int value = 0, reg = 0; |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 2704 | |
| 2705 | if (chip_name == 0x7530) { |
| 2706 | enable = atoi(argv[3]); |
| 2707 | printf("enable: %d\n", enable); |
| 2708 | |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 2709 | /*Check the input parameters is right or not. */ |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 2710 | if (enable > 1) { |
| 2711 | printf(HELP_MACCTL_FC); |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 2712 | return; |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 2713 | } |
| 2714 | reg_write(0x7000, 0x3); |
| 2715 | reg = REG_GFCCR0_ADDR; |
| 2716 | reg_read(REG_GFCCR0_ADDR, &value); |
| 2717 | value &= (~REG_FC_EN_MASK); |
| 2718 | value |= (enable << REG_FC_EN_OFFT); |
| 2719 | printf("write reg: %x, value: %x\n", reg, value); |
| 2720 | reg_write(REG_GFCCR0_ADDR, value); |
| 2721 | } else |
| 2722 | printf("\r\nCommand not support by this chip.\n"); |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 2723 | } /*end mac_set_fc */ |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 2724 | |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 2725 | void qos_sch_select(int argc, char *argv[]) |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 2726 | { |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 2727 | unsigned char port = 0, queue = 0; |
developer | 5dfa8b7 | 2022-11-03 11:33:07 +0800 | [diff] [blame] | 2728 | unsigned char type = 0; |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 2729 | unsigned int value = 0, reg = 0; |
developer | fed736e | 2024-07-12 14:00:34 +0800 | [diff] [blame^] | 2730 | char *endptr; |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 2731 | |
| 2732 | if (argc < 7) |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 2733 | return; |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 2734 | |
developer | fed736e | 2024-07-12 14:00:34 +0800 | [diff] [blame^] | 2735 | errno = 0; |
| 2736 | port = strtoul(argv[3], &endptr, 10); |
| 2737 | if (errno != 0 || *endptr != '\0' || port > MAX_PORT) { |
| 2738 | printf("Error: wrong port member, should be within 0~%d\n", MAX_PORT); |
| 2739 | return; |
| 2740 | } |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 2741 | |
developer | fed736e | 2024-07-12 14:00:34 +0800 | [diff] [blame^] | 2742 | errno = 0; |
| 2743 | queue = strtoul(argv[4], &endptr, 10); |
| 2744 | if (errno != 0 || *endptr != '\0' || queue > 7) { |
| 2745 | printf("Error: wrong port queue member\n"); |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 2746 | return; |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 2747 | } |
developer | 5dfa8b7 | 2022-11-03 11:33:07 +0800 | [diff] [blame] | 2748 | |
developer | fed736e | 2024-07-12 14:00:34 +0800 | [diff] [blame^] | 2749 | errno = 0; |
| 2750 | type = strtoul(argv[6], &endptr, 10); |
| 2751 | if (errno != 0 || *endptr != '\0' || type > 2) { |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 2752 | printf(HELP_QOS_TYPE); |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 2753 | return; |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 2754 | } |
| 2755 | |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 2756 | printf("\r\nswitch qos type: %d.\n", type); |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 2757 | |
| 2758 | if (!strncmp(argv[5], "min", 4)) { |
| 2759 | |
| 2760 | if (type == 0) { |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 2761 | /*min sharper-->round roubin, disable min sharper rate limit */ |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 2762 | reg = GSW_MMSCR0_Q(queue) + 0x100 * port; |
| 2763 | reg_read(reg, &value); |
developer | 5dfa8b7 | 2022-11-03 11:33:07 +0800 | [diff] [blame] | 2764 | value = 0x0; |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 2765 | reg_write(reg, value); |
| 2766 | } else if (type == 1) { |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 2767 | /*min sharper-->sp, disable min sharper rate limit */ |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 2768 | reg = GSW_MMSCR0_Q(queue) + 0x100 * port; |
| 2769 | reg_read(reg, &value); |
developer | 5dfa8b7 | 2022-11-03 11:33:07 +0800 | [diff] [blame] | 2770 | value = 0x0; |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 2771 | value |= (1 << 31); |
| 2772 | reg_write(reg, value); |
| 2773 | } else { |
| 2774 | printf("min sharper only support: rr or sp\n"); |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 2775 | return; |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 2776 | } |
| 2777 | } else if (!strncmp(argv[5], "max", 4)) { |
| 2778 | if (type == 1) { |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 2779 | /*max sharper-->sp, disable max sharper rate limit */ |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 2780 | reg = GSW_MMSCR1_Q(queue) + 0x100 * port; |
| 2781 | reg_read(reg, &value); |
developer | 5dfa8b7 | 2022-11-03 11:33:07 +0800 | [diff] [blame] | 2782 | value = 0x0; |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 2783 | value |= (1 << 31); |
| 2784 | reg_write(reg, value); |
| 2785 | } else if (type == 2) { |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 2786 | /*max sharper-->wfq, disable max sharper rate limit */ |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 2787 | reg = GSW_MMSCR1_Q(queue) + 0x100 * port; |
| 2788 | reg_read(reg, &value); |
developer | 5dfa8b7 | 2022-11-03 11:33:07 +0800 | [diff] [blame] | 2789 | value = 0x0; |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 2790 | reg_write(reg, value); |
| 2791 | } else { |
| 2792 | printf("max sharper only support: wfq or sp\n"); |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 2793 | return; |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 2794 | } |
| 2795 | } else { |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 2796 | printf("\r\nIllegal sharper:%s\n", argv[5]); |
| 2797 | return; |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 2798 | } |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 2799 | printf("reg:0x%x--value:0x%x\n", reg, value); |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 2800 | } |
| 2801 | |
developer | 5dfa8b7 | 2022-11-03 11:33:07 +0800 | [diff] [blame] | 2802 | void get_upw(unsigned int *value, unsigned char base) |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 2803 | { |
| 2804 | *value &= (~((0x7 << 0) | (0x7 << 4) | (0x7 << 8) | (0x7 << 12) | |
| 2805 | (0x7 << 16) | (0x7 << 20))); |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 2806 | switch (base) { |
| 2807 | case 0: /* port-based 0x2x40[18:16] */ |
| 2808 | *value |= ((0x2 << 0) | (0x2 << 4) | (0x2 << 8) | |
| 2809 | (0x2 << 12) | (0x7 << 16) | (0x2 << 20)); |
| 2810 | break; |
| 2811 | case 1: /* tagged-based 0x2x40[10:8] */ |
| 2812 | *value |= ((0x2 << 0) | (0x2 << 4) | (0x7 << 8) | |
| 2813 | (0x2 << 12) | (0x2 << 16) | (0x2 << 20)); |
| 2814 | break; |
| 2815 | case 2: /* DSCP-based 0x2x40[14:12] */ |
| 2816 | *value |= ((0x2 << 0) | (0x2 << 4) | (0x2 << 8) | |
| 2817 | (0x7 << 12) | (0x2 << 16) | (0x2 << 20)); |
| 2818 | break; |
| 2819 | case 3: /* acl-based 0x2x40[2:0] */ |
| 2820 | *value |= ((0x7 << 0) | (0x2 << 4) | (0x2 << 8) | |
| 2821 | (0x2 << 12) | (0x2 << 16) | (0x2 << 20)); |
| 2822 | break; |
| 2823 | case 4: /* arl-based 0x2x40[22:20] */ |
| 2824 | *value |= ((0x2 << 0) | (0x2 << 4) | (0x2 << 8) | |
| 2825 | (0x2 << 12) | (0x2 << 16) | (0x7 << 20)); |
| 2826 | break; |
| 2827 | case 5: /* stag-based 0x2x40[6:4] */ |
| 2828 | *value |= ((0x2 << 0) | (0x7 << 4) | (0x2 << 8) | |
| 2829 | (0x2 << 12) | (0x2 << 16) | (0x2 << 20)); |
| 2830 | break; |
| 2831 | default: |
| 2832 | break; |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 2833 | } |
| 2834 | } |
| 2835 | |
| 2836 | void qos_set_base(int argc, char *argv[]) |
| 2837 | { |
developer | 5dfa8b7 | 2022-11-03 11:33:07 +0800 | [diff] [blame] | 2838 | unsigned char base = 0; |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 2839 | unsigned char port = 0; |
| 2840 | unsigned int value = 0; |
developer | fed736e | 2024-07-12 14:00:34 +0800 | [diff] [blame^] | 2841 | char *endptr; |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 2842 | |
| 2843 | if (argc < 5) |
| 2844 | return; |
| 2845 | |
developer | fed736e | 2024-07-12 14:00:34 +0800 | [diff] [blame^] | 2846 | errno = 0; |
| 2847 | port = strtoul(argv[3], &endptr, 10); |
| 2848 | if (errno != 0 || *endptr != '\0' || port > MAX_PORT) { |
| 2849 | printf("Error: wrong port member, should be within 0~%d\n", MAX_PORT); |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 2850 | return; |
| 2851 | } |
| 2852 | |
developer | fed736e | 2024-07-12 14:00:34 +0800 | [diff] [blame^] | 2853 | errno = 0; |
| 2854 | base = strtoul(argv[4], &endptr, 10); |
| 2855 | if (errno != 0 || *endptr != '\0' || base > 5) { |
| 2856 | printf(HELP_QOS_BASE); |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 2857 | return; |
| 2858 | } |
| 2859 | |
| 2860 | printf("\r\nswitch qos base : %d. (port-based:0, tag-based:1,\ |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 2861 | dscp-based:2, acl-based:3, arl-based:4, stag-based:5)\n", base); |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 2862 | if (chip_name == 0x7530) { |
| 2863 | |
| 2864 | reg_read(0x44, &value); |
| 2865 | get_upw(&value, base); |
| 2866 | reg_write(0x44, value); |
| 2867 | printf("reg: 0x44, value: 0x%x\n", value); |
| 2868 | |
developer | 5dfa8b7 | 2022-11-03 11:33:07 +0800 | [diff] [blame] | 2869 | } else if (chip_name == 0x7531 || chip_name == 0x7988) { |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 2870 | |
| 2871 | reg_read(GSW_UPW(port), &value); |
| 2872 | get_upw(&value, base); |
| 2873 | reg_write(GSW_UPW(port), value); |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 2874 | printf("reg:0x%x, value: 0x%x\n", GSW_UPW(port), value); |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 2875 | |
| 2876 | } else { |
| 2877 | printf("unknown switch device"); |
| 2878 | return; |
| 2879 | } |
| 2880 | } |
| 2881 | |
| 2882 | void qos_wfq_set_weight(int argc, char *argv[]) |
| 2883 | { |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 2884 | int port = 0, weight[8], i = 0; |
| 2885 | unsigned char queue = 0; |
| 2886 | unsigned int reg = 0, value = 0; |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 2887 | |
| 2888 | port = atoi(argv[3]); |
| 2889 | |
| 2890 | for (i = 0; i < 8; i++) { |
| 2891 | weight[i] = atoi(argv[i + 4]); |
| 2892 | } |
| 2893 | |
| 2894 | /* MT7530 total 7 port */ |
| 2895 | if (port < 0 || port > 6) { |
| 2896 | printf(HELP_QOS_PORT_WEIGHT); |
| 2897 | return; |
| 2898 | } |
| 2899 | |
| 2900 | for (i = 0; i < 8; i++) { |
| 2901 | if (weight[i] < 1 || weight[i] > 16) { |
| 2902 | printf(HELP_QOS_PORT_WEIGHT); |
| 2903 | return; |
| 2904 | } |
| 2905 | } |
| 2906 | printf("port: %x, q0: %x, q1: %x, q2: %x, q3: %x, \ |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 2907 | q4: %x, q5: %x, q6: %x, q7: %x\n", port, weight[0], weight[1], weight[2], weight[3], weight[4], weight[5], weight[6], weight[7]); |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 2908 | |
| 2909 | for (queue = 0; queue < 8; queue++) { |
| 2910 | reg = GSW_MMSCR1_Q(queue) + 0x100 * port; |
| 2911 | reg_read(reg, &value); |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 2912 | value &= (~(0xf << 24)); //bit24~27 |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 2913 | value |= (((weight[queue] - 1) & 0xf) << 24); |
| 2914 | printf("reg: %x, value: %x\n", reg, value); |
| 2915 | reg_write(reg, value); |
| 2916 | } |
| 2917 | } |
| 2918 | |
| 2919 | void qos_set_portpri(int argc, char *argv[]) |
| 2920 | { |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 2921 | unsigned char port = 0, prio = 0; |
| 2922 | unsigned int value = 0; |
developer | fed736e | 2024-07-12 14:00:34 +0800 | [diff] [blame^] | 2923 | char *endptr; |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 2924 | |
developer | fed736e | 2024-07-12 14:00:34 +0800 | [diff] [blame^] | 2925 | errno = 0; |
| 2926 | port = strtoul(argv[3], &endptr, 10); |
| 2927 | if (errno != 0 || *endptr != '\0' || port > MAX_PORT) { |
| 2928 | printf("Error: wrong port member, should be within 0~%d\n", MAX_PORT); |
| 2929 | return; |
| 2930 | } |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 2931 | |
developer | fed736e | 2024-07-12 14:00:34 +0800 | [diff] [blame^] | 2932 | errno = 0; |
| 2933 | prio = strtoul(argv[4], &endptr, 10); |
| 2934 | if (errno != 0 || *endptr != '\0' || prio > 7) { |
| 2935 | printf("Error: wrong priority, should be within 0~7\n"); |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 2936 | return; |
| 2937 | } |
| 2938 | |
| 2939 | reg_read(GSW_PCR(port), &value); |
| 2940 | value &= (~(0x7 << 24)); |
| 2941 | value |= (prio << 24); |
| 2942 | reg_write(GSW_PCR(port), value); |
| 2943 | printf("write reg: %x, value: %x\n", GSW_PCR(port), value); |
| 2944 | } |
| 2945 | |
| 2946 | void qos_set_dscppri(int argc, char *argv[]) |
| 2947 | { |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 2948 | unsigned char prio = 0, dscp = 0, pim_n = 0, pim_offset = 0; |
| 2949 | unsigned int value = 0, reg = 0; |
developer | fed736e | 2024-07-12 14:00:34 +0800 | [diff] [blame^] | 2950 | char *endptr; |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 2951 | |
developer | fed736e | 2024-07-12 14:00:34 +0800 | [diff] [blame^] | 2952 | errno = 0; |
| 2953 | dscp = strtoul(argv[3], &endptr, 10); |
| 2954 | if (errno != 0 || *endptr != '\0' || dscp > 63) { |
| 2955 | printf(HELP_QOS_DSCP_PRIO); |
| 2956 | return; |
| 2957 | } |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 2958 | |
developer | fed736e | 2024-07-12 14:00:34 +0800 | [diff] [blame^] | 2959 | errno = 0; |
| 2960 | prio = strtoul(argv[4], &endptr, 10); |
| 2961 | if (errno != 0 || *endptr != '\0' || prio > 7) { |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 2962 | printf(HELP_QOS_DSCP_PRIO); |
| 2963 | return; |
| 2964 | } |
| 2965 | |
| 2966 | pim_n = dscp / 10; |
| 2967 | pim_offset = (dscp - pim_n * 10) * 3; |
| 2968 | reg = 0x0058 + pim_n * 4; |
| 2969 | reg_read(reg, &value); |
| 2970 | value &= (~(0x7 << pim_offset)); |
| 2971 | value |= ((prio & 0x7) << pim_offset); |
| 2972 | reg_write(reg, value); |
| 2973 | printf("write reg: %x, value: %x\n", reg, value); |
| 2974 | } |
| 2975 | |
| 2976 | void qos_pri_mapping_queue(int argc, char *argv[]) |
| 2977 | { |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 2978 | unsigned char prio = 0, queue = 0, pem_n = 0, port = 0; |
| 2979 | unsigned int value = 0, reg = 0; |
developer | fed736e | 2024-07-12 14:00:34 +0800 | [diff] [blame^] | 2980 | char *endptr; |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 2981 | |
| 2982 | if (argc < 6) |
| 2983 | return; |
| 2984 | |
developer | fed736e | 2024-07-12 14:00:34 +0800 | [diff] [blame^] | 2985 | errno = 0; |
| 2986 | port = strtoul(argv[3], &endptr, 10); |
| 2987 | if (errno != 0 || *endptr != '\0' || port > MAX_PORT) { |
| 2988 | printf("Error: wrong port member, should be within 0~%d\n", MAX_PORT); |
| 2989 | return; |
| 2990 | } |
| 2991 | |
| 2992 | errno = 0; |
| 2993 | prio = strtoul(argv[4], &endptr, 10); |
| 2994 | if (errno != 0 || *endptr != '\0' || prio > 7) { |
| 2995 | printf(HELP_QOS_PRIO_QMAP); |
| 2996 | return; |
| 2997 | } |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 2998 | |
developer | fed736e | 2024-07-12 14:00:34 +0800 | [diff] [blame^] | 2999 | errno = 0; |
| 3000 | queue = strtoul(argv[5], &endptr, 10); |
| 3001 | if (errno != 0 || *endptr != '\0' || queue > 7) { |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 3002 | printf(HELP_QOS_PRIO_QMAP); |
| 3003 | return; |
| 3004 | } |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 3005 | |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 3006 | if (chip_name == 0x7530) { |
| 3007 | pem_n = prio / 2; |
| 3008 | reg = pem_n * 0x4 + 0x48; |
| 3009 | reg_read(reg, &value); |
| 3010 | if (prio % 2) { |
| 3011 | value &= (~(0x7 << 24)); |
| 3012 | value |= ((queue & 0x7) << 24); |
| 3013 | } else { |
| 3014 | value &= (~(0x7 << 8)); |
| 3015 | value |= ((queue & 0x7) << 8); |
| 3016 | } |
| 3017 | reg_write(reg, value); |
| 3018 | printf("write reg: %x, value: %x\n", reg, value); |
developer | 5dfa8b7 | 2022-11-03 11:33:07 +0800 | [diff] [blame] | 3019 | } else if (chip_name == 0x7531 || chip_name == 0x7988) { |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 3020 | pem_n = prio / 2; |
| 3021 | reg = GSW_PEM(pem_n) + 0x100 * port; |
| 3022 | reg_read(reg, &value); |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 3023 | if (prio % 2) { // 1 1 |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 3024 | value &= (~(0x7 << 25)); |
| 3025 | value |= ((queue & 0x7) << 25); |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 3026 | } else { // 0 0 |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 3027 | value &= (~(0x7 << 9)); |
| 3028 | value |= ((queue & 0x7) << 9); |
| 3029 | } |
| 3030 | reg_write(reg, value); |
| 3031 | printf("write reg: %x, value: %x\n", reg, value); |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 3032 | } else { |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 3033 | printf("unknown switch device"); |
| 3034 | return; |
| 3035 | } |
| 3036 | } |
| 3037 | |
| 3038 | static int macMT753xVlanSetVid(unsigned char index, unsigned char active, |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 3039 | unsigned short vid, unsigned char portMap, |
| 3040 | unsigned char tagPortMap, unsigned char ivl_en, |
| 3041 | unsigned char fid, unsigned short stag) |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 3042 | { |
| 3043 | unsigned int value = 0; |
| 3044 | unsigned int value2 = 0; |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 3045 | unsigned int reg = 0; |
| 3046 | int i = 0; |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 3047 | |
| 3048 | printf("index: %x, active: %x, vid: %x, portMap: %x, \ |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 3049 | tagPortMap: %x, ivl_en: %x, fid: %x, stag: %x\n", index, active, vid, portMap, tagPortMap, ivl_en, fid, stag); |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 3050 | |
| 3051 | value = (portMap << 16); |
| 3052 | value |= (stag << 4); |
| 3053 | value |= (ivl_en << 30); |
| 3054 | value |= (fid << 1); |
| 3055 | value |= (active ? 1 : 0); |
| 3056 | |
| 3057 | // total 7 ports |
| 3058 | for (i = 0; i < 7; i++) { |
| 3059 | if (tagPortMap & (1 << i)) |
| 3060 | value2 |= 0x2 << (i * 2); |
| 3061 | } |
| 3062 | |
| 3063 | if (value2) |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 3064 | value |= (1 << 28); // eg_tag |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 3065 | |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 3066 | reg = 0x98; // VAWD2 |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 3067 | reg_write(reg, value2); |
| 3068 | |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 3069 | reg = 0x94; // VAWD1 |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 3070 | reg_write(reg, value); |
| 3071 | |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 3072 | reg = 0x90; // VTCR |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 3073 | value = (0x80001000 + vid); |
| 3074 | reg_write(reg, value); |
| 3075 | |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 3076 | reg = 0x90; // VTCR |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 3077 | while (1) { |
| 3078 | reg_read(reg, &value); |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 3079 | if ((value & 0x80000000) == 0) //table busy |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 3080 | break; |
| 3081 | } |
| 3082 | |
| 3083 | /* switch clear */ |
| 3084 | reg = 0x80; |
| 3085 | reg_write(reg, 0x8002); |
| 3086 | usleep(5000); |
| 3087 | reg_read(reg, &value); |
| 3088 | |
| 3089 | printf("SetVid: index:%d active:%d vid:%d portMap:%x tagPortMap:%x\r\n", |
| 3090 | index, active, vid, portMap, tagPortMap); |
| 3091 | return 0; |
| 3092 | |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 3093 | } /*end macMT753xVlanSetVid */ |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 3094 | |
| 3095 | static int macMT753xVlanSetPvid(unsigned char port, unsigned short pvid) |
| 3096 | { |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 3097 | unsigned int value = 0; |
| 3098 | unsigned int reg = 0; |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 3099 | |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 3100 | /*Parameters is error */ |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 3101 | if (port > 6) |
| 3102 | return -1; |
| 3103 | |
| 3104 | reg = 0x2014 + (port * 0x100); |
| 3105 | reg_read(reg, &value); |
| 3106 | value &= ~0xfff; |
| 3107 | value |= pvid; |
| 3108 | reg_write(reg, value); |
| 3109 | |
| 3110 | /* switch clear */ |
| 3111 | reg = 0x80; |
| 3112 | reg_write(reg, 0x8002); |
| 3113 | usleep(5000); |
| 3114 | reg_read(reg, &value); |
| 3115 | |
| 3116 | printf("SetPVID: port:%d pvid:%d\r\n", port, pvid); |
| 3117 | return 0; |
| 3118 | } |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 3119 | |
| 3120 | void doVlanSetPvid(int argc, char *argv[]) |
| 3121 | { |
| 3122 | unsigned char port = 0; |
| 3123 | unsigned short pvid = 0; |
developer | fed736e | 2024-07-12 14:00:34 +0800 | [diff] [blame^] | 3124 | char *endptr; |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 3125 | |
developer | fed736e | 2024-07-12 14:00:34 +0800 | [diff] [blame^] | 3126 | errno = 0; |
| 3127 | port = strtoul(argv[3], &endptr, 10); |
| 3128 | if (errno != 0 || *endptr != '\0' || port > MAX_PORT) { |
| 3129 | printf("Error: wrong port member, should be within 0~%d\n", MAX_PORT); |
| 3130 | return; |
| 3131 | } |
| 3132 | |
| 3133 | errno = 0; |
| 3134 | pvid = strtoul(argv[4], &endptr, 10); |
| 3135 | if (errno != 0 || *endptr != '\0' || pvid > MAX_VID_VALUE) { |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 3136 | printf(HELP_VLAN_PVID); |
| 3137 | return; |
| 3138 | } |
| 3139 | |
| 3140 | macMT753xVlanSetPvid(port, pvid); |
| 3141 | |
| 3142 | printf("port:%d pvid:%d,vlancap: max_port:%d maxvid:%d\r\n", |
| 3143 | port, pvid, SWITCH_MAX_PORT, MAX_VID_VALUE); |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 3144 | } /*end doVlanSetPvid */ |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 3145 | |
| 3146 | void doVlanSetVid(int argc, char *argv[]) |
| 3147 | { |
developer | fed736e | 2024-07-12 14:00:34 +0800 | [diff] [blame^] | 3148 | unsigned char index = 0, active = 0; |
| 3149 | unsigned char portMap = 0, tagPortMap = 0; |
| 3150 | unsigned short vid = 0, stag = 0; |
| 3151 | unsigned char ivl_en = 0, fid = 0; |
| 3152 | char *endptr; |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 3153 | |
developer | fed736e | 2024-07-12 14:00:34 +0800 | [diff] [blame^] | 3154 | errno = 0; |
| 3155 | index = strtoul(argv[3], &endptr, 10); |
| 3156 | if (errno != 0 || *endptr != '\0' || index >= MAX_VLAN_RULE) { |
| 3157 | printf(HELP_VLAN_VID); |
| 3158 | return; |
| 3159 | } |
| 3160 | |
| 3161 | errno = 0; |
| 3162 | active = strtoul(argv[4], &endptr, 10); |
| 3163 | if (errno != 0 || *endptr != '\0' || active > ACTIVED) { |
| 3164 | printf(HELP_VLAN_VID); |
| 3165 | return; |
| 3166 | } |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 3167 | |
developer | fed736e | 2024-07-12 14:00:34 +0800 | [diff] [blame^] | 3168 | errno = 0; |
| 3169 | vid = strtoul(argv[5], &endptr, 10); |
| 3170 | if (errno != 0 || *endptr != '\0' || vid >= 4096) { |
| 3171 | printf(HELP_VLAN_VID); |
| 3172 | return; |
| 3173 | } |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 3174 | |
developer | fed736e | 2024-07-12 14:00:34 +0800 | [diff] [blame^] | 3175 | errno = 0; |
| 3176 | portMap = strtoul(argv[6], &endptr, 10); |
| 3177 | if (errno != 0 || *endptr != '\0') { |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 3178 | printf(HELP_VLAN_VID); |
| 3179 | return; |
| 3180 | } |
| 3181 | |
developer | fed736e | 2024-07-12 14:00:34 +0800 | [diff] [blame^] | 3182 | errno = 0; |
| 3183 | tagPortMap = strtoul(argv[7], &endptr, 10); |
| 3184 | if (errno != 0 || *endptr != '\0') { |
| 3185 | printf(HELP_VLAN_VID); |
| 3186 | return; |
| 3187 | } |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 3188 | |
| 3189 | printf("subcmd parameter argc = %d\r\n", argc); |
| 3190 | if (argc >= 9) { |
developer | fed736e | 2024-07-12 14:00:34 +0800 | [diff] [blame^] | 3191 | errno = 0; |
| 3192 | ivl_en = strtoul(argv[8], &endptr, 10); |
| 3193 | if (errno != 0 || *endptr != '\0') { |
| 3194 | printf(HELP_VLAN_VID); |
| 3195 | return; |
| 3196 | } |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 3197 | if (argc >= 10) { |
developer | fed736e | 2024-07-12 14:00:34 +0800 | [diff] [blame^] | 3198 | errno = 0; |
| 3199 | fid = strtoul(argv[9], &endptr, 16); |
| 3200 | if (errno != 0 || *endptr != '\0') { |
| 3201 | printf(HELP_VLAN_VID); |
| 3202 | return; |
| 3203 | } |
| 3204 | if (argc >= 11) { |
| 3205 | errno = 0; |
| 3206 | stag = strtoul(argv[10], &endptr, 10); |
| 3207 | if (errno != 0 || *endptr != '\0') { |
| 3208 | printf(HELP_VLAN_VID); |
| 3209 | return; |
| 3210 | } |
| 3211 | } |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 3212 | } |
| 3213 | } |
| 3214 | macMT753xVlanSetVid(index, active, vid, portMap, tagPortMap, |
| 3215 | ivl_en, fid, stag); |
| 3216 | printf("index:%d active:%d vid:%d\r\n", index, active, vid); |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 3217 | } /*end doVlanSetVid */ |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 3218 | |
| 3219 | void doVlanSetAccFrm(int argc, char *argv[]) |
| 3220 | { |
| 3221 | unsigned char port = 0; |
| 3222 | unsigned char type = 0; |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 3223 | unsigned int value = 0; |
| 3224 | unsigned int reg = 0; |
developer | fed736e | 2024-07-12 14:00:34 +0800 | [diff] [blame^] | 3225 | char *endptr; |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 3226 | |
developer | fed736e | 2024-07-12 14:00:34 +0800 | [diff] [blame^] | 3227 | errno = 0; |
| 3228 | port = strtoul(argv[3], &endptr, 10); |
| 3229 | if (errno != 0 || *endptr != '\0' || port > MAX_PORT) { |
| 3230 | printf("Error: wrong port member, should be within 0~%d\n", MAX_PORT); |
| 3231 | return; |
| 3232 | } |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 3233 | |
developer | fed736e | 2024-07-12 14:00:34 +0800 | [diff] [blame^] | 3234 | errno = 0; |
| 3235 | type = strtoul(argv[4], &endptr, 10); |
| 3236 | if (errno != 0 || *endptr != '\0' || type > REG_PVC_ACC_FRM_RELMASK) { |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 3237 | printf(HELP_VLAN_ACC_FRM); |
| 3238 | return; |
| 3239 | } |
| 3240 | |
developer | fed736e | 2024-07-12 14:00:34 +0800 | [diff] [blame^] | 3241 | printf("port: %d, type: %d\n", port, type); |
| 3242 | |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 3243 | reg = REG_PVC_P0_ADDR + port * 0x100; |
| 3244 | reg_read(reg, &value); |
| 3245 | value &= (~REG_PVC_ACC_FRM_MASK); |
| 3246 | value |= ((unsigned int)type << REG_PVC_ACC_FRM_OFFT); |
| 3247 | |
| 3248 | printf("write reg: %x, value: %x\n", reg, value); |
| 3249 | reg_write(reg, value); |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 3250 | } /*end doVlanSetAccFrm */ |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 3251 | |
| 3252 | void doVlanSetPortAttr(int argc, char *argv[]) |
| 3253 | { |
| 3254 | unsigned char port = 0; |
| 3255 | unsigned char attr = 0; |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 3256 | unsigned int value = 0; |
| 3257 | unsigned int reg = 0; |
developer | fed736e | 2024-07-12 14:00:34 +0800 | [diff] [blame^] | 3258 | char *endptr; |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 3259 | |
developer | fed736e | 2024-07-12 14:00:34 +0800 | [diff] [blame^] | 3260 | errno = 0; |
| 3261 | port = strtoul(argv[3], &endptr, 10); |
| 3262 | if (errno != 0 || *endptr != '\0' || port > MAX_PORT) { |
| 3263 | printf("Error: wrong port member, should be within 0~%d\n", MAX_PORT); |
| 3264 | return; |
| 3265 | } |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 3266 | |
developer | fed736e | 2024-07-12 14:00:34 +0800 | [diff] [blame^] | 3267 | errno = 0; |
| 3268 | attr = strtoul(argv[4], &endptr, 10); |
| 3269 | if (errno != 0 || *endptr != '\0' || attr > 3) { |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 3270 | printf(HELP_VLAN_PORT_ATTR); |
| 3271 | return; |
| 3272 | } |
| 3273 | |
developer | fed736e | 2024-07-12 14:00:34 +0800 | [diff] [blame^] | 3274 | printf("port: %x, attr: %x\n", port, attr); |
| 3275 | |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 3276 | reg = 0x2010 + port * 0x100; |
| 3277 | reg_read(reg, &value); |
| 3278 | value &= (0xffffff3f); |
| 3279 | value |= (attr << 6); |
| 3280 | |
| 3281 | printf("write reg: %x, value: %x\n", reg, value); |
| 3282 | reg_write(reg, value); |
| 3283 | } |
| 3284 | |
| 3285 | void doVlanSetPortMode(int argc, char *argv[]) |
| 3286 | { |
| 3287 | unsigned char port = 0; |
| 3288 | unsigned char mode = 0; |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 3289 | unsigned int value = 0; |
| 3290 | unsigned int reg = 0; |
developer | fed736e | 2024-07-12 14:00:34 +0800 | [diff] [blame^] | 3291 | char *endptr; |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 3292 | |
developer | fed736e | 2024-07-12 14:00:34 +0800 | [diff] [blame^] | 3293 | errno = 0; |
| 3294 | port = strtoul(argv[3], &endptr, 10); |
| 3295 | if (errno != 0 || *endptr != '\0' || port > MAX_PORT) { |
| 3296 | printf("Error: wrong port member, should be within 0~%d\n", MAX_PORT); |
| 3297 | return; |
| 3298 | } |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 3299 | |
developer | fed736e | 2024-07-12 14:00:34 +0800 | [diff] [blame^] | 3300 | errno = 0; |
| 3301 | mode = strtoul(argv[4], &endptr, 10); |
| 3302 | if (errno != 0 || *endptr != '\0' || mode > 3) { |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 3303 | printf(HELP_VLAN_PORT_MODE); |
| 3304 | return; |
| 3305 | } |
| 3306 | |
developer | fed736e | 2024-07-12 14:00:34 +0800 | [diff] [blame^] | 3307 | printf("port: %x, mode: %x\n", port, mode); |
| 3308 | |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 3309 | reg = 0x2004 + port * 0x100; |
| 3310 | reg_read(reg, &value); |
| 3311 | value &= (~((1 << 0) | (1 << 1))); |
| 3312 | value |= (mode & 0x3); |
| 3313 | printf("write reg: %x, value: %x\n", reg, value); |
| 3314 | reg_write(reg, value); |
| 3315 | } |
| 3316 | |
| 3317 | void doVlanSetEgressTagPCR(int argc, char *argv[]) |
| 3318 | { |
| 3319 | unsigned char port = 0; |
| 3320 | unsigned char eg_tag = 0; |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 3321 | unsigned int value = 0; |
| 3322 | unsigned int reg = 0; |
developer | fed736e | 2024-07-12 14:00:34 +0800 | [diff] [blame^] | 3323 | char *endptr; |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 3324 | |
developer | fed736e | 2024-07-12 14:00:34 +0800 | [diff] [blame^] | 3325 | errno = 0; |
| 3326 | port = strtoul(argv[3], &endptr, 10); |
| 3327 | if (errno != 0 || *endptr != '\0' || port > MAX_PORT) { |
| 3328 | printf("Error: wrong port member, should be within 0~%d\n", MAX_PORT); |
| 3329 | return; |
| 3330 | } |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 3331 | |
developer | fed736e | 2024-07-12 14:00:34 +0800 | [diff] [blame^] | 3332 | errno = 0; |
| 3333 | eg_tag = strtoul(argv[4], &endptr, 10); |
| 3334 | if (errno != 0 || *endptr != '\0' || (eg_tag > REG_PCR_EG_TAG_RELMASK)) { |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 3335 | printf(HELP_VLAN_EGRESS_TAG_PCR); |
| 3336 | return; |
| 3337 | } |
| 3338 | |
developer | fed736e | 2024-07-12 14:00:34 +0800 | [diff] [blame^] | 3339 | printf("port: %d, eg_tag: %d\n", port, eg_tag); |
| 3340 | |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 3341 | reg = REG_PCR_P0_ADDR + port * 0x100; |
| 3342 | reg_read(reg, &value); |
| 3343 | value &= (~REG_PCR_EG_TAG_MASK); |
| 3344 | value |= ((unsigned int)eg_tag << REG_PCR_EG_TAG_OFFT); |
| 3345 | |
| 3346 | printf("write reg: %x, value: %x\n", reg, value); |
| 3347 | reg_write(reg, value); |
| 3348 | |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 3349 | } /*end doVlanSetEgressTagPCR */ |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 3350 | |
| 3351 | void doVlanSetEgressTagPVC(int argc, char *argv[]) |
| 3352 | { |
| 3353 | unsigned char port = 0; |
| 3354 | unsigned char eg_tag = 0; |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 3355 | unsigned int value = 0; |
| 3356 | unsigned int reg = 0; |
developer | fed736e | 2024-07-12 14:00:34 +0800 | [diff] [blame^] | 3357 | char *endptr; |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 3358 | |
developer | fed736e | 2024-07-12 14:00:34 +0800 | [diff] [blame^] | 3359 | errno = 0; |
| 3360 | port = strtoul(argv[3], &endptr, 10); |
| 3361 | if (errno != 0 || *endptr != '\0' || port > MAX_PORT) { |
| 3362 | printf("Error: wrong port member, should be within 0~%d\n", MAX_PORT); |
| 3363 | return; |
| 3364 | } |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 3365 | |
developer | fed736e | 2024-07-12 14:00:34 +0800 | [diff] [blame^] | 3366 | errno = 0; |
| 3367 | eg_tag = strtoul(argv[4], &endptr, 10); |
| 3368 | if (errno != 0 || *endptr != '\0' || (eg_tag > REG_PVC_EG_TAG_RELMASK)) { |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 3369 | printf(HELP_VLAN_EGRESS_TAG_PVC); |
| 3370 | return; |
| 3371 | } |
| 3372 | |
developer | fed736e | 2024-07-12 14:00:34 +0800 | [diff] [blame^] | 3373 | printf("port: %d, eg_tag: %d\n", port, eg_tag); |
| 3374 | |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 3375 | reg = REG_PVC_P0_ADDR + port * 0x100; |
| 3376 | reg_read(reg, &value); |
| 3377 | value &= (~REG_PVC_EG_TAG_MASK); |
| 3378 | value |= ((unsigned int)eg_tag << REG_PVC_EG_TAG_OFFT); |
| 3379 | |
| 3380 | printf("write reg: %x, value: %x\n", reg, value); |
| 3381 | reg_write(reg, value); |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 3382 | } /*end doVlanSetEgressTagPVC */ |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 3383 | |
| 3384 | void doArlAging(int argc, char *argv[]) |
| 3385 | { |
| 3386 | unsigned char aging_en = 0; |
developer | fed736e | 2024-07-12 14:00:34 +0800 | [diff] [blame^] | 3387 | unsigned int time = 0, aging_cnt = 0, aging_unit = 0; |
| 3388 | unsigned int value = 0, reg = 0; |
| 3389 | char *endptr; |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 3390 | |
developer | fed736e | 2024-07-12 14:00:34 +0800 | [diff] [blame^] | 3391 | errno = 0; |
| 3392 | aging_en = strtoul(argv[3], &endptr, 10); |
| 3393 | if (errno != 0 || *endptr != '\0' || aging_en > 1) { |
| 3394 | printf(HELP_ARL_AGING); |
| 3395 | return; |
| 3396 | } |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 3397 | |
developer | fed736e | 2024-07-12 14:00:34 +0800 | [diff] [blame^] | 3398 | errno = 0; |
| 3399 | time = strtoul(argv[4], &endptr, 10); |
| 3400 | if (errno != 0 || *endptr != '\0' || (time <= 0 || time > 65536)) { |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 3401 | printf(HELP_ARL_AGING); |
| 3402 | return; |
| 3403 | } |
| 3404 | |
developer | fed736e | 2024-07-12 14:00:34 +0800 | [diff] [blame^] | 3405 | printf("aging_en: %x, aging time: %x\n", aging_en, time); |
| 3406 | |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 3407 | reg = 0xa0; |
| 3408 | reg_read(reg, &value); |
| 3409 | value &= (~(1 << 20)); |
| 3410 | if (!aging_en) { |
| 3411 | value |= (1 << 20); |
| 3412 | } |
| 3413 | |
| 3414 | aging_unit = (time / 0x100) + 1; |
| 3415 | aging_cnt = (time / aging_unit); |
| 3416 | aging_unit--; |
| 3417 | aging_cnt--; |
| 3418 | |
| 3419 | value &= (0xfff00000); |
| 3420 | value |= ((aging_cnt << 12) | aging_unit); |
| 3421 | |
| 3422 | printf("aging_unit: %x, aging_cnt: %x\n", aging_unit, aging_cnt); |
| 3423 | printf("write reg: %x, value: %x\n", reg, value); |
| 3424 | |
| 3425 | reg_write(reg, value); |
| 3426 | } |
| 3427 | |
| 3428 | void doMirrorEn(int argc, char *argv[]) |
| 3429 | { |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 3430 | unsigned char mirror_en = 0; |
| 3431 | unsigned char mirror_port = 0; |
| 3432 | unsigned int value = 0, reg = 0; |
developer | fed736e | 2024-07-12 14:00:34 +0800 | [diff] [blame^] | 3433 | char *endptr; |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 3434 | |
developer | fed736e | 2024-07-12 14:00:34 +0800 | [diff] [blame^] | 3435 | errno = 0; |
| 3436 | mirror_en = strtoul(argv[3], &endptr, 10); |
| 3437 | if (errno != 0 || *endptr != '\0' || mirror_en > 1) { |
| 3438 | printf(HELP_MIRROR_EN); |
| 3439 | return; |
| 3440 | } |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 3441 | |
developer | fed736e | 2024-07-12 14:00:34 +0800 | [diff] [blame^] | 3442 | errno = 0; |
| 3443 | mirror_port = strtoul(argv[4], &endptr, 10); |
| 3444 | if (errno != 0 || *endptr != '\0' || mirror_port > REG_CFC_MIRROR_PORT_RELMASK) { |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 3445 | printf(HELP_MIRROR_EN); |
| 3446 | return; |
| 3447 | } |
| 3448 | |
developer | fed736e | 2024-07-12 14:00:34 +0800 | [diff] [blame^] | 3449 | printf("mirror_en: %d, mirror_port: %d\n", mirror_en, mirror_port); |
| 3450 | |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 3451 | reg = REG_CFC_ADDR; |
| 3452 | reg_read(reg, &value); |
| 3453 | value &= (~REG_CFC_MIRROR_EN_MASK); |
| 3454 | value |= (mirror_en << REG_CFC_MIRROR_EN_OFFT); |
| 3455 | value &= (~REG_CFC_MIRROR_PORT_MASK); |
| 3456 | value |= (mirror_port << REG_CFC_MIRROR_PORT_OFFT); |
| 3457 | |
| 3458 | printf("write reg: %x, value: %x\n", reg, value); |
| 3459 | reg_write(reg, value); |
| 3460 | |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 3461 | } /*end doMirrorEn */ |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 3462 | |
| 3463 | void doMirrorPortBased(int argc, char *argv[]) |
| 3464 | { |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 3465 | unsigned char port = 0, port_tx_mir = 0, port_rx_mir = 0, vlan_mis = |
| 3466 | 0, acl_mir = 0, igmp_mir = 0; |
| 3467 | unsigned int value = 0, reg = 0; |
developer | fed736e | 2024-07-12 14:00:34 +0800 | [diff] [blame^] | 3468 | char *endptr; |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 3469 | |
developer | fed736e | 2024-07-12 14:00:34 +0800 | [diff] [blame^] | 3470 | errno = 0; |
| 3471 | port = strtoul(argv[3], &endptr, 10); |
| 3472 | if (errno != 0 || *endptr != '\0' || port > MAX_PORT) |
| 3473 | goto error; |
| 3474 | |
| 3475 | errno = 0; |
| 3476 | port_tx_mir = strtoul(argv[4], &endptr, 10); |
| 3477 | if (errno != 0 || *endptr != '\0' || port_tx_mir > 1) |
| 3478 | goto error; |
| 3479 | |
| 3480 | errno = 0; |
| 3481 | port_rx_mir = strtoul(argv[5], &endptr, 10); |
| 3482 | if (errno != 0 || *endptr != '\0' || port_rx_mir > 1) |
| 3483 | goto error; |
| 3484 | |
| 3485 | errno = 0; |
| 3486 | acl_mir = strtoul(argv[6], &endptr, 10); |
| 3487 | if (errno != 0 || *endptr != '\0' || acl_mir > 1) |
| 3488 | goto error; |
| 3489 | |
| 3490 | errno = 0; |
| 3491 | vlan_mis = strtoul(argv[7], &endptr, 10); |
| 3492 | if (errno != 0 || *endptr != '\0' || vlan_mis > 1) |
| 3493 | goto error; |
| 3494 | |
| 3495 | errno = 0; |
| 3496 | igmp_mir = strtoul(argv[8], &endptr, 10); |
| 3497 | if (errno != 0 || *endptr != '\0' || igmp_mir > 1) |
| 3498 | goto error; |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 3499 | |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 3500 | printf |
| 3501 | ("port:%d, port_tx_mir:%d, port_rx_mir:%d, acl_mir:%d, vlan_mis:%d, igmp_mir:%d\n", |
| 3502 | port, port_tx_mir, port_rx_mir, acl_mir, vlan_mis, igmp_mir); |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 3503 | |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 3504 | reg = REG_PCR_P0_ADDR + port * 0x100; |
| 3505 | reg_read(reg, &value); |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 3506 | value &= |
| 3507 | ~(REG_PORT_TX_MIR_MASK | REG_PORT_RX_MIR_MASK | REG_PCR_ACL_MIR_MASK |
| 3508 | | REG_PCR_VLAN_MIS_MASK); |
| 3509 | value |= |
| 3510 | (port_tx_mir << REG_PORT_TX_MIR_OFFT) + |
| 3511 | (port_rx_mir << REG_PORT_RX_MIR_OFFT); |
| 3512 | value |= |
| 3513 | (acl_mir << REG_PCR_ACL_MIR_OFFT) + |
| 3514 | (vlan_mis << REG_PCR_VLAN_MIS_OFFT); |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 3515 | |
| 3516 | printf("write reg: %x, value: %x\n", reg, value); |
| 3517 | reg_write(reg, value); |
| 3518 | |
| 3519 | reg = REG_PIC_P0_ADDR + port * 0x100; |
| 3520 | reg_read(reg, &value); |
| 3521 | value &= ~(REG_PIC_IGMP_MIR_MASK); |
| 3522 | value |= (igmp_mir << REG_PIC_IGMP_MIR_OFFT); |
| 3523 | |
| 3524 | printf("write reg: %x, value: %x\n", reg, value); |
| 3525 | reg_write(reg, value); |
developer | fed736e | 2024-07-12 14:00:34 +0800 | [diff] [blame^] | 3526 | return; |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 3527 | |
developer | fed736e | 2024-07-12 14:00:34 +0800 | [diff] [blame^] | 3528 | error: |
| 3529 | printf(HELP_MIRROR_PORTBASED); |
| 3530 | return; |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 3531 | } /*end doMirrorPortBased */ |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 3532 | |
| 3533 | void doStp(int argc, char *argv[]) |
| 3534 | { |
| 3535 | unsigned char port = 0; |
| 3536 | unsigned char fid = 0; |
| 3537 | unsigned char state = 0; |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 3538 | unsigned int value = 0; |
| 3539 | unsigned int reg = 0; |
developer | fed736e | 2024-07-12 14:00:34 +0800 | [diff] [blame^] | 3540 | char *endptr; |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 3541 | |
developer | fed736e | 2024-07-12 14:00:34 +0800 | [diff] [blame^] | 3542 | errno = 0; |
| 3543 | port = strtoul(argv[2], &endptr, 10); |
| 3544 | if (errno != 0 || *endptr != '\0' || port > MAX_PORT) { |
| 3545 | printf("Error: wrong port member, should be within 0~%d\n", MAX_PORT); |
| 3546 | return; |
| 3547 | } |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 3548 | |
developer | fed736e | 2024-07-12 14:00:34 +0800 | [diff] [blame^] | 3549 | errno = 0; |
| 3550 | fid = strtoul(argv[3], &endptr, 10); |
| 3551 | if (errno != 0 || *endptr != '\0' || fid > 7) { |
| 3552 | printf(HELP_STP); |
| 3553 | return; |
| 3554 | } |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 3555 | |
developer | fed736e | 2024-07-12 14:00:34 +0800 | [diff] [blame^] | 3556 | errno = 0; |
| 3557 | state = strtoul(argv[4], &endptr, 10); |
| 3558 | if (errno != 0 || *endptr != '\0' || state > 3) { |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 3559 | printf(HELP_STP); |
| 3560 | return; |
| 3561 | } |
| 3562 | |
developer | fed736e | 2024-07-12 14:00:34 +0800 | [diff] [blame^] | 3563 | printf("port: %d, fid: %d, state: %d\n", port, fid, state); |
| 3564 | |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 3565 | reg = REG_SSC_P0_ADDR + port * 0x100; |
| 3566 | reg_read(reg, &value); |
| 3567 | value &= (~(3 << (fid << 2))); |
| 3568 | value |= ((unsigned int)state << (fid << 2)); |
| 3569 | |
| 3570 | printf("write reg: %x, value: %x\n", reg, value); |
| 3571 | reg_write(reg, value); |
| 3572 | } |
| 3573 | |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 3574 | void _ingress_rate_set(int on_off, int port, int bw) |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 3575 | { |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 3576 | unsigned int reg = 0, value = 0; |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 3577 | |
| 3578 | reg = 0x1800 + (0x100 * port); |
| 3579 | value = 0; |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 3580 | /*token-bucket */ |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 3581 | if (on_off == 1) { |
| 3582 | if (chip_name == 0x7530) { |
developer | 5dfa8b7 | 2022-11-03 11:33:07 +0800 | [diff] [blame] | 3583 | if (bw > 1000000) { |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 3584 | printf |
| 3585 | ("\n**Charge rate(%d) is larger than line rate(1000000kbps)**\n", |
| 3586 | bw); |
| 3587 | return; |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 3588 | } |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 3589 | value = |
| 3590 | ((bw / 32) << 16) + (1 << 15) + (7 << 8) + |
| 3591 | (1 << 7) + 0x0f; |
developer | 5dfa8b7 | 2022-11-03 11:33:07 +0800 | [diff] [blame] | 3592 | } else if (chip_name == 0x7531 || chip_name == 0x7988) { |
| 3593 | if ((chip_name == 0x7531) && (bw > 2500000)) { |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 3594 | printf |
| 3595 | ("\n**Charge rate(%d) is larger than line rate(2500000kbps)**\n", |
| 3596 | bw); |
| 3597 | return; |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 3598 | } |
developer | 5dfa8b7 | 2022-11-03 11:33:07 +0800 | [diff] [blame] | 3599 | |
| 3600 | if ((chip_name == 0x7988) && (bw > 4000000)) { |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 3601 | printf |
| 3602 | ("\n**Charge rate(%d) is larger than line rate(4000000kbps)**\n", |
| 3603 | bw); |
| 3604 | return; |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 3605 | } |
developer | 5dfa8b7 | 2022-11-03 11:33:07 +0800 | [diff] [blame] | 3606 | |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 3607 | if (bw / 32 >= 65536) //supoort 2.5G case |
| 3608 | value = |
| 3609 | ((bw / 32) << 16) + (1 << 15) + (1 << 14) + |
| 3610 | (1 << 12) + (7 << 8) + 0xf; |
developer | 5dfa8b7 | 2022-11-03 11:33:07 +0800 | [diff] [blame] | 3611 | else |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 3612 | value = |
| 3613 | ((bw / 32) << 16) + (1 << 15) + (1 << 14) + |
| 3614 | (7 << 8) + 0xf; |
| 3615 | } else |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 3616 | printf("unknow chip\n"); |
| 3617 | } |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 3618 | #if leaky_bucket |
| 3619 | reg_read(reg, &value); |
| 3620 | value &= 0xffff0000; |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 3621 | if (on_off == 1) { |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 3622 | value |= on_off << 15; |
| 3623 | //7530 same as 7531 |
| 3624 | if (bw < 100) { |
| 3625 | value |= (0x0 << 8); |
| 3626 | value |= bw; |
| 3627 | } else if (bw < 1000) { |
| 3628 | value |= (0x1 << 8); |
| 3629 | value |= bw / 10; |
| 3630 | } else if (bw < 10000) { |
| 3631 | value |= (0x2 << 8); |
| 3632 | value |= bw / 100; |
| 3633 | } else if (bw < 100000) { |
| 3634 | value |= (0x3 << 8); |
| 3635 | value |= bw / 1000; |
| 3636 | } else { |
| 3637 | value |= (0x4 << 8); |
| 3638 | value |= bw / 10000; |
| 3639 | } |
| 3640 | } |
| 3641 | #endif |
| 3642 | reg_write(reg, value); |
| 3643 | reg = 0x1FFC; |
| 3644 | reg_read(reg, &value); |
| 3645 | value = 0x110104; |
| 3646 | reg_write(reg, value); |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 3647 | |
| 3648 | if (on_off) |
| 3649 | printf("switch port=%d, bw=%d\n", port, bw); |
| 3650 | else |
| 3651 | printf("switch port=%d ingress rate limit off\n", port); |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 3652 | } |
| 3653 | |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 3654 | void ingress_rate_set(int argc, char *argv[]) |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 3655 | { |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 3656 | int on_off = 0, port = 0, bw = 0; |
developer | 1afdd34 | 2024-04-08 14:04:38 +0800 | [diff] [blame] | 3657 | char *endptr; |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 3658 | |
developer | 1afdd34 | 2024-04-08 14:04:38 +0800 | [diff] [blame] | 3659 | /* clear errno before conversion to detect overflow */ |
| 3660 | errno = 0; |
| 3661 | port = strtoul(argv[3], &endptr, 0); |
| 3662 | |
| 3663 | if (errno == ERANGE) { |
| 3664 | printf("Conversion error, value out of range\n"); |
| 3665 | return; |
| 3666 | } |
| 3667 | if (*endptr != '\0') { |
| 3668 | printf("Conversion error, no digits were found\n"); |
| 3669 | return; |
| 3670 | } |
| 3671 | |
| 3672 | if (port < 0 || port > 6) { |
| 3673 | printf("Wrong port range, should be within 0-6\n"); |
| 3674 | return; |
| 3675 | } |
| 3676 | |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 3677 | if (argv[2][1] == 'n') { |
developer | 1afdd34 | 2024-04-08 14:04:38 +0800 | [diff] [blame] | 3678 | errno = 0; |
| 3679 | bw = strtoul(argv[4], &endptr, 0); |
| 3680 | if (errno == ERANGE) { |
| 3681 | printf("Conversion error, value out of range\n"); |
| 3682 | return; |
| 3683 | } |
| 3684 | if (*endptr != '\0') { |
| 3685 | printf("Conversion error, no digits were found\n"); |
| 3686 | return; |
| 3687 | } |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 3688 | on_off = 1; |
| 3689 | } else if (argv[2][1] == 'f') { |
| 3690 | if (argc != 4) |
| 3691 | return; |
| 3692 | on_off = 0; |
| 3693 | } |
| 3694 | |
| 3695 | _ingress_rate_set(on_off, port, bw); |
| 3696 | } |
| 3697 | |
| 3698 | void _egress_rate_set(int on_off, int port, int bw) |
| 3699 | { |
| 3700 | unsigned int value = 0, reg = 0; |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 3701 | |
| 3702 | reg = 0x1040 + (0x100 * port); |
| 3703 | value = 0; |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 3704 | /*token-bucket */ |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 3705 | if (on_off == 1) { |
| 3706 | if (chip_name == 0x7530) { |
| 3707 | if (bw < 0 || bw > 1000000) { |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 3708 | printf |
| 3709 | ("\n**Charge rate(%d) is larger than line rate(1000000kbps)**\n", |
| 3710 | bw); |
| 3711 | return; |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 3712 | } |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 3713 | value = |
| 3714 | ((bw / 32) << 16) + (1 << 15) + (7 << 8) + |
| 3715 | (1 << 7) + 0xf; |
developer | 5dfa8b7 | 2022-11-03 11:33:07 +0800 | [diff] [blame] | 3716 | } else if (chip_name == 0x7531 || chip_name == 0x7988) { |
| 3717 | if ((chip_name == 0x7531) && (bw < 0 || bw > 2500000)) { |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 3718 | printf |
| 3719 | ("\n**Charge rate(%d) is larger than line rate(2500000kbps)**\n", |
| 3720 | bw); |
| 3721 | return; |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 3722 | } |
developer | 5dfa8b7 | 2022-11-03 11:33:07 +0800 | [diff] [blame] | 3723 | if ((chip_name == 0x7988) && (bw < 0 || bw > 4000000)) { |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 3724 | printf |
| 3725 | ("\n**Charge rate(%d) is larger than line rate(4000000kbps)**\n", |
| 3726 | bw); |
| 3727 | return; |
developer | 5dfa8b7 | 2022-11-03 11:33:07 +0800 | [diff] [blame] | 3728 | } |
| 3729 | |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 3730 | if (bw / 32 >= 65536) //support 2.5G cases |
| 3731 | value = |
| 3732 | ((bw / 32) << 16) + (1 << 15) + (1 << 14) + |
| 3733 | (1 << 12) + (7 << 8) + 0xf; |
developer | 5dfa8b7 | 2022-11-03 11:33:07 +0800 | [diff] [blame] | 3734 | else |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 3735 | value = |
| 3736 | ((bw / 32) << 16) + (1 << 15) + (1 << 14) + |
| 3737 | (7 << 8) + 0xf; |
| 3738 | } else |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 3739 | printf("unknow chip\n"); |
| 3740 | } |
| 3741 | reg_write(reg, value); |
| 3742 | reg = 0x10E0; |
| 3743 | reg_read(reg, &value); |
| 3744 | value &= 0x18; |
| 3745 | reg_write(reg, value); |
| 3746 | |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 3747 | if (on_off) |
| 3748 | printf("switch port=%d, bw=%d\n", port, bw); |
| 3749 | else |
| 3750 | printf("switch port=%d egress rate limit off\n", port); |
| 3751 | } |
| 3752 | |
| 3753 | void egress_rate_set(int argc, char *argv[]) |
| 3754 | { |
| 3755 | unsigned int value = 0, reg = 0; |
| 3756 | int on_off = 0, port = 0, bw = 0; |
developer | 1afdd34 | 2024-04-08 14:04:38 +0800 | [diff] [blame] | 3757 | char *endptr; |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 3758 | |
developer | 1afdd34 | 2024-04-08 14:04:38 +0800 | [diff] [blame] | 3759 | /* clear errno before conversion to detect overflow */ |
| 3760 | errno = 0; |
| 3761 | port = strtoul(argv[3], &endptr, 0); |
| 3762 | if (errno == ERANGE) { |
| 3763 | printf("Conversion error, value out of range\n"); |
| 3764 | return; |
| 3765 | } |
| 3766 | if (*endptr != '\0') { |
| 3767 | printf("Conversion error, no digits were found\n"); |
| 3768 | return; |
| 3769 | } |
| 3770 | if (port < 0 || port > 6) { |
| 3771 | printf("Wrong port range, should be within 0-6\n"); |
| 3772 | return; |
| 3773 | } |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 3774 | if (argv[2][1] == 'n') { |
developer | 1afdd34 | 2024-04-08 14:04:38 +0800 | [diff] [blame] | 3775 | errno = 0; |
| 3776 | bw = strtoul(argv[4], &endptr, 0); |
| 3777 | if (errno == ERANGE) { |
| 3778 | printf("Conversion error, value out of range\n"); |
| 3779 | return; |
| 3780 | } |
| 3781 | if (*endptr != '\0') { |
| 3782 | printf("Conversion error, no digits were found\n"); |
| 3783 | return; |
| 3784 | } |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 3785 | on_off = 1; |
| 3786 | } else if (argv[2][1] == 'f') { |
| 3787 | if (argc != 4) |
| 3788 | return; |
| 3789 | on_off = 0; |
| 3790 | } |
| 3791 | |
| 3792 | _egress_rate_set(on_off, port, bw); |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 3793 | } |
| 3794 | |
| 3795 | void rate_control(int argc, char *argv[]) |
| 3796 | { |
| 3797 | unsigned char dir = 0; |
| 3798 | unsigned char port = 0; |
| 3799 | unsigned int rate = 0; |
developer | fed736e | 2024-07-12 14:00:34 +0800 | [diff] [blame^] | 3800 | char *endptr; |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 3801 | |
developer | fed736e | 2024-07-12 14:00:34 +0800 | [diff] [blame^] | 3802 | errno = 0; |
| 3803 | dir = strtoul(argv[2], &endptr, 10); |
| 3804 | if (errno != 0 || *endptr != '\0' || dir > 1) { |
| 3805 | printf("Error: wrong port member, should be 0:egress, 1:ingress\n"); |
| 3806 | return; |
| 3807 | } |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 3808 | |
developer | fed736e | 2024-07-12 14:00:34 +0800 | [diff] [blame^] | 3809 | errno = 0; |
| 3810 | port = strtoul(argv[3], &endptr, 10); |
| 3811 | if (errno != 0 || *endptr != '\0' || port > MAX_PORT) { |
| 3812 | printf("Error: wrong port member, should be within 0~%d\n", MAX_PORT); |
| 3813 | return; |
| 3814 | } |
| 3815 | |
| 3816 | errno = 0; |
| 3817 | rate = strtoul(argv[4], &endptr, 10); |
| 3818 | if (errno != 0 || *endptr != '\0') { |
| 3819 | printf("Error: wrong traffic rate, unit is kbps\n"); |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 3820 | return; |
developer | fed736e | 2024-07-12 14:00:34 +0800 | [diff] [blame^] | 3821 | } |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 3822 | |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 3823 | if (dir == 1) //ingress |
| 3824 | _ingress_rate_set(1, port, rate); |
| 3825 | else if (dir == 0) //egress |
| 3826 | _egress_rate_set(1, port, rate); |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 3827 | } |
| 3828 | |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 3829 | void collision_pool_enable(int argc, char *argv[]) |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 3830 | { |
| 3831 | |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 3832 | unsigned char enable = 0; |
| 3833 | unsigned int value = 0, reg = 0; |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 3834 | |
| 3835 | enable = atoi(argv[3]); |
| 3836 | |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 3837 | printf("collision pool enable: %d \n", enable); |
| 3838 | |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 3839 | /*Check the input parameters is right or not. */ |
developer | 5dfa8b7 | 2022-11-03 11:33:07 +0800 | [diff] [blame] | 3840 | if (enable > 1) { |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 3841 | printf(HELP_COLLISION_POOL_EN); |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 3842 | return; |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 3843 | } |
| 3844 | |
developer | 5dfa8b7 | 2022-11-03 11:33:07 +0800 | [diff] [blame] | 3845 | if (chip_name == 0x7531 || chip_name == 0x7988) { |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 3846 | reg = REG_CPGC_ADDR; |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 3847 | if (enable == 1) { |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 3848 | /* active reset */ |
| 3849 | reg_read(reg, &value); |
| 3850 | value &= (~REG_CPCG_COL_RST_N_MASK); |
| 3851 | reg_write(reg, value); |
| 3852 | |
| 3853 | /* enanble clock */ |
| 3854 | reg_read(reg, &value); |
| 3855 | value &= (~REG_CPCG_COL_CLK_EN_MASK); |
| 3856 | value |= (1 << REG_CPCG_COL_CLK_EN_OFFT); |
| 3857 | reg_write(reg, value); |
| 3858 | |
| 3859 | /* inactive reset */ |
| 3860 | reg_read(reg, &value); |
| 3861 | value &= (~REG_CPCG_COL_RST_N_MASK); |
| 3862 | value |= (1 << REG_CPCG_COL_RST_N_OFFT); |
| 3863 | reg_write(reg, value); |
| 3864 | |
| 3865 | /* enable collision pool */ |
| 3866 | reg_read(reg, &value); |
| 3867 | value &= (~REG_CPCG_COL_EN_MASK); |
| 3868 | value |= (1 << REG_CPCG_COL_EN_OFFT); |
| 3869 | reg_write(reg, value); |
| 3870 | |
| 3871 | reg_read(reg, &value); |
| 3872 | printf("write reg: %x, value: %x\n", reg, value); |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 3873 | } else { |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 3874 | |
| 3875 | /* disable collision pool */ |
| 3876 | reg_read(reg, &value); |
| 3877 | value &= (~REG_CPCG_COL_EN_MASK); |
| 3878 | reg_write(reg, value); |
| 3879 | |
| 3880 | /* active reset */ |
| 3881 | reg_read(reg, &value); |
| 3882 | value &= (~REG_CPCG_COL_RST_N_MASK); |
| 3883 | reg_write(reg, value); |
| 3884 | |
| 3885 | /* inactive reset */ |
| 3886 | reg_read(reg, &value); |
| 3887 | value &= (~REG_CPCG_COL_RST_N_MASK); |
| 3888 | value |= (1 << REG_CPCG_COL_RST_N_OFFT); |
| 3889 | reg_write(reg, value); |
| 3890 | |
| 3891 | /* disable clock */ |
| 3892 | reg_read(reg, &value); |
| 3893 | value &= (~REG_CPCG_COL_CLK_EN_MASK); |
| 3894 | reg_write(reg, value); |
| 3895 | |
| 3896 | reg_read(reg, &value); |
| 3897 | printf("write reg: %x, value: %x\n", reg, value); |
| 3898 | |
| 3899 | } |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 3900 | } else { |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 3901 | printf("\nCommand not support by this chip.\n"); |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 3902 | } |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 3903 | } |
| 3904 | |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 3905 | void collision_pool_mac_dump(int argc, char *argv[]) |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 3906 | { |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 3907 | unsigned int value = 0, reg = 0; |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 3908 | |
developer | 5dfa8b7 | 2022-11-03 11:33:07 +0800 | [diff] [blame] | 3909 | if (chip_name == 0x7531 || chip_name == 0x7988) { |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 3910 | reg = REG_CPGC_ADDR; |
| 3911 | reg_read(reg, &value); |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 3912 | if (value & REG_CPCG_COL_EN_MASK) |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 3913 | table_dump_internal(COLLISION_TABLE); |
| 3914 | else |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 3915 | printf |
| 3916 | ("\ncollision pool is disabled, please enable it before use this command.\n"); |
| 3917 | } else { |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 3918 | printf("\nCommand not support by this chip.\n"); |
| 3919 | } |
| 3920 | } |
| 3921 | |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 3922 | void collision_pool_dip_dump(int argc, char *argv[]) |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 3923 | { |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 3924 | unsigned int value = 0, reg = 0; |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 3925 | |
developer | 5dfa8b7 | 2022-11-03 11:33:07 +0800 | [diff] [blame] | 3926 | if (chip_name == 0x7531 || chip_name == 0x7988) { |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 3927 | reg = REG_CPGC_ADDR; |
| 3928 | reg_read(reg, &value); |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 3929 | if (value & REG_CPCG_COL_EN_MASK) |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 3930 | dip_dump_internal(COLLISION_TABLE); |
| 3931 | else |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 3932 | printf |
| 3933 | ("\ncollision pool is disabled, please enable it before use this command.\n"); |
| 3934 | } else { |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 3935 | printf("\nCommand not support by this chip.\n"); |
| 3936 | } |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 3937 | } |
| 3938 | |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 3939 | void collision_pool_sip_dump(int argc, char *argv[]) |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 3940 | { |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 3941 | unsigned int value = 0, reg = 0; |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 3942 | |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 3943 | if (chip_name == 0x7531 || chip_name == 0x7988) { |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 3944 | reg = REG_CPGC_ADDR; |
| 3945 | reg_read(reg, &value); |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 3946 | if (value & REG_CPCG_COL_EN_MASK) |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 3947 | sip_dump_internal(COLLISION_TABLE); |
| 3948 | else |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 3949 | printf |
| 3950 | ("\ncollision pool is disabled, please enable it before use this command.\n"); |
| 3951 | } else { |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 3952 | printf("\nCommand not support by this chip.\n"); |
| 3953 | } |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 3954 | } |
| 3955 | |
| 3956 | void pfc_get_rx_counter(int argc, char *argv[]) |
| 3957 | { |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 3958 | int port = 0; |
| 3959 | unsigned int value = 0, reg = 0; |
| 3960 | unsigned int user_pri = 0; |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 3961 | |
| 3962 | port = strtoul(argv[3], NULL, 0); |
| 3963 | if (port < 0 || 6 < port) { |
| 3964 | printf("wrong port range, should be within 0~6\n"); |
| 3965 | return; |
| 3966 | } |
| 3967 | |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 3968 | if (chip_name == 0x7531 || chip_name == 0x7988) { |
| 3969 | reg = PFC_RX_COUNTER_L(port); |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 3970 | reg_read(reg, &value); |
| 3971 | user_pri = value & 0xff; |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 3972 | printf("\n port %d rx pfc (up=0)pause on counter is %d.\n", |
| 3973 | port, user_pri); |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 3974 | user_pri = (value & 0xff00) >> 8; |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 3975 | printf("\n port %d rx pfc (up=1)pause on counter is %d.\n", |
| 3976 | port, user_pri); |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 3977 | user_pri = (value & 0xff0000) >> 16; |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 3978 | printf("\n port %d rx pfc (up=2)pause on counter is %d.\n", |
| 3979 | port, user_pri); |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 3980 | user_pri = (value & 0xff000000) >> 24; |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 3981 | printf("\n port %d rx pfc (up=3)pause on counter is %d.\n", |
| 3982 | port, user_pri); |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 3983 | |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 3984 | reg = PFC_RX_COUNTER_H(port); |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 3985 | reg_read(reg, &value); |
| 3986 | user_pri = value & 0xff; |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 3987 | printf("\n port %d rx pfc (up=4)pause on counter is %d.\n", |
| 3988 | port, user_pri); |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 3989 | user_pri = (value & 0xff00) >> 8; |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 3990 | printf("\n port %d rx pfc (up=5)pause on counter is %d.\n", |
| 3991 | port, user_pri); |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 3992 | user_pri = (value & 0xff0000) >> 16; |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 3993 | printf("\n port %d rx pfc (up=6)pause on counter is %d.\n", |
| 3994 | port, user_pri); |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 3995 | user_pri = (value & 0xff000000) >> 24; |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 3996 | printf("\n port %d rx pfc (up=7)pause on counter is %d.\n", |
| 3997 | port, user_pri); |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 3998 | |
| 3999 | /* for rx counter could be updated successfully */ |
| 4000 | reg_read(PMSR_P(port), &value); |
| 4001 | reg_read(PMSR_P(port), &value); |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 4002 | } else { |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 4003 | printf("\nCommand not support by this chip.\n"); |
| 4004 | } |
| 4005 | |
| 4006 | } |
| 4007 | |
| 4008 | void pfc_get_tx_counter(int argc, char *argv[]) |
| 4009 | { |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 4010 | int port = 0; |
| 4011 | unsigned int value = 0, reg = 0; |
| 4012 | unsigned int user_pri = 0; |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 4013 | |
| 4014 | port = strtoul(argv[3], NULL, 0); |
| 4015 | if (port < 0 || 6 < port) { |
| 4016 | printf("wrong port range, should be within 0~6\n"); |
| 4017 | return; |
| 4018 | } |
| 4019 | |
developer | 5dfa8b7 | 2022-11-03 11:33:07 +0800 | [diff] [blame] | 4020 | if (chip_name == 0x7531 || chip_name == 0x7988) { |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 4021 | reg = PFC_TX_COUNTER_L(port); |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 4022 | reg_read(reg, &value); |
| 4023 | user_pri = value & 0xff; |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 4024 | printf("\n port %d tx pfc (up=0)pause on counter is %d.\n", |
| 4025 | port, user_pri); |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 4026 | user_pri = (value & 0xff00) >> 8; |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 4027 | printf("\n port %d tx pfc (up=1)pause on counter is %d.\n", |
| 4028 | port, user_pri); |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 4029 | user_pri = (value & 0xff0000) >> 16; |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 4030 | printf("\n port %d tx pfc (up=2)pause on counter is %d.\n", |
| 4031 | port, user_pri); |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 4032 | user_pri = (value & 0xff000000) >> 24; |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 4033 | printf("\n port %d tx pfc (up=3)pause on counter is %d.\n", |
| 4034 | port, user_pri); |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 4035 | |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 4036 | reg = PFC_TX_COUNTER_H(port); |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 4037 | reg_read(reg, &value); |
| 4038 | user_pri = value & 0xff; |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 4039 | printf("\n port %d tx pfc (up=4)pause on counter is %d.\n", |
| 4040 | port, user_pri); |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 4041 | user_pri = (value & 0xff00) >> 8; |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 4042 | printf("\n port %d tx pfc (up=5)pause on counter is %d.\n", |
| 4043 | port, user_pri); |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 4044 | user_pri = (value & 0xff0000) >> 16; |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 4045 | printf("\n port %d tx pfc (up=6)pause on counter is %d.\n", |
| 4046 | port, user_pri); |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 4047 | user_pri = (value & 0xff000000) >> 24; |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 4048 | printf("\n port %d tx pfc (up=7)pause on counter is %d.\n", |
| 4049 | port, user_pri); |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 4050 | |
| 4051 | /* for tx counter could be updated successfully */ |
| 4052 | reg_read(PMSR_P(port), &value); |
| 4053 | reg_read(PMSR_P(port), &value); |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 4054 | } else { |
| 4055 | printf("\nCommand not support by this chip.\n"); |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 4056 | } |
| 4057 | } |
| 4058 | |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 4059 | void read_output_queue_counters(int argc, char *argv[]) |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 4060 | { |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 4061 | unsigned int port = 0; |
| 4062 | unsigned int value = 0, output_queue = 0; |
| 4063 | unsigned int base = 0x220; |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 4064 | |
developer | 5dfa8b7 | 2022-11-03 11:33:07 +0800 | [diff] [blame] | 4065 | for (port = 0; port < 7; port++) { |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 4066 | reg_write(0x7038, base + (port * 4)); |
developer | 5dfa8b7 | 2022-11-03 11:33:07 +0800 | [diff] [blame] | 4067 | reg_read(0x7034, &value); |
| 4068 | output_queue = value & 0xff; |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 4069 | printf("\n port %d output queue 0 counter is %d.\n", port, |
| 4070 | output_queue); |
developer | 5dfa8b7 | 2022-11-03 11:33:07 +0800 | [diff] [blame] | 4071 | output_queue = (value & 0xff00) >> 8; |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 4072 | printf("\n port %d output queue 1 counter is %d.\n", port, |
| 4073 | output_queue); |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 4074 | |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 4075 | reg_write(0x7038, base + (port * 4) + 1); |
developer | 5dfa8b7 | 2022-11-03 11:33:07 +0800 | [diff] [blame] | 4076 | reg_read(0x7034, &value); |
| 4077 | output_queue = value & 0xff; |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 4078 | printf("\n port %d output queue 2 counter is %d.\n", port, |
| 4079 | output_queue); |
developer | 5dfa8b7 | 2022-11-03 11:33:07 +0800 | [diff] [blame] | 4080 | output_queue = (value & 0xff00) >> 8; |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 4081 | printf("\n port %d output queue 3 counter is %d.\n", port, |
| 4082 | output_queue); |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 4083 | |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 4084 | reg_write(0x7038, base + (port * 4) + 2); |
developer | 5dfa8b7 | 2022-11-03 11:33:07 +0800 | [diff] [blame] | 4085 | reg_read(0x7034, &value); |
| 4086 | output_queue = value & 0xff; |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 4087 | printf("\n port %d output queue 4 counter is %d.\n", port, |
| 4088 | output_queue); |
developer | 5dfa8b7 | 2022-11-03 11:33:07 +0800 | [diff] [blame] | 4089 | output_queue = (value & 0xff00) >> 8; |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 4090 | printf("\n port %d output queue 5 counter is %d.\n", port, |
| 4091 | output_queue); |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 4092 | |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 4093 | reg_write(0x7038, base + (port * 4) + 3); |
developer | 5dfa8b7 | 2022-11-03 11:33:07 +0800 | [diff] [blame] | 4094 | reg_read(0x7034, &value); |
| 4095 | output_queue = value & 0xff; |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 4096 | printf("\n port %d output queue 6 counter is %d.\n", port, |
| 4097 | output_queue); |
developer | 5dfa8b7 | 2022-11-03 11:33:07 +0800 | [diff] [blame] | 4098 | output_queue = (value & 0xff00) >> 8; |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 4099 | printf("\n port %d output queue 7 counter is %d.\n", port, |
| 4100 | output_queue); |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 4101 | } |
| 4102 | } |
| 4103 | |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 4104 | void read_free_page_counters(int argc, char *argv[]) |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 4105 | { |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 4106 | unsigned int value = 0; |
| 4107 | unsigned int free_page = 0, free_page_last_read = 0; |
| 4108 | unsigned int fc_free_blk_lothd = 0, fc_free_blk_hithd = 0; |
| 4109 | unsigned int fc_port_blk_thd = 0, fc_port_blk_hi_thd = 0; |
| 4110 | unsigned int queue[8] = { 0 }; |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 4111 | |
developer | 5dfa8b7 | 2022-11-03 11:33:07 +0800 | [diff] [blame] | 4112 | if (chip_name == 0x7531 || chip_name == 0x7988) { |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 4113 | /* get system free page link counter */ |
developer | 5dfa8b7 | 2022-11-03 11:33:07 +0800 | [diff] [blame] | 4114 | reg_read(0x1fc0, &value); |
| 4115 | free_page = value & 0xFFF; |
| 4116 | free_page_last_read = (value & 0xFFF0000) >> 16; |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 4117 | |
developer | 5dfa8b7 | 2022-11-03 11:33:07 +0800 | [diff] [blame] | 4118 | /* get system flow control waterwark */ |
| 4119 | reg_read(0x1fe0, &value); |
| 4120 | fc_free_blk_lothd = value & 0x3FF; |
| 4121 | fc_free_blk_hithd = (value & 0x3FF0000) >> 16; |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 4122 | |
developer | 5dfa8b7 | 2022-11-03 11:33:07 +0800 | [diff] [blame] | 4123 | /* get port flow control waterwark */ |
| 4124 | reg_read(0x1fe4, &value); |
| 4125 | fc_port_blk_thd = value & 0x3FF; |
| 4126 | fc_port_blk_hi_thd = (value & 0x3FF0000) >> 16; |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 4127 | |
developer | 5dfa8b7 | 2022-11-03 11:33:07 +0800 | [diff] [blame] | 4128 | /* get queue flow control waterwark */ |
| 4129 | reg_read(0x1fe8, &value); |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 4130 | queue[0] = value & 0x3F; |
| 4131 | queue[1] = (value & 0x3F00) >> 8; |
| 4132 | queue[2] = (value & 0x3F0000) >> 16; |
| 4133 | queue[3] = (value & 0x3F000000) >> 24; |
developer | 5dfa8b7 | 2022-11-03 11:33:07 +0800 | [diff] [blame] | 4134 | reg_read(0x1fec, &value); |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 4135 | queue[4] = value & 0x3F; |
| 4136 | queue[5] = (value & 0x3F00) >> 8; |
| 4137 | queue[6] = (value & 0x3F0000) >> 16; |
| 4138 | queue[7] = (value & 0x3F000000) >> 24; |
developer | 5dfa8b7 | 2022-11-03 11:33:07 +0800 | [diff] [blame] | 4139 | } else { |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 4140 | /* get system free page link counter */ |
developer | 5dfa8b7 | 2022-11-03 11:33:07 +0800 | [diff] [blame] | 4141 | reg_read(0x1fc0, &value); |
| 4142 | free_page = value & 0x3FF; |
| 4143 | free_page_last_read = (value & 0x3FF0000) >> 16; |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 4144 | |
developer | 5dfa8b7 | 2022-11-03 11:33:07 +0800 | [diff] [blame] | 4145 | /* get system flow control waterwark */ |
| 4146 | reg_read(0x1fe0, &value); |
| 4147 | fc_free_blk_lothd = value & 0xFF; |
| 4148 | fc_free_blk_hithd = (value & 0xFF00) >> 8; |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 4149 | |
developer | 5dfa8b7 | 2022-11-03 11:33:07 +0800 | [diff] [blame] | 4150 | /* get port flow control waterwark */ |
| 4151 | reg_read(0x1fe0, &value); |
| 4152 | fc_port_blk_thd = (value & 0xFF0000) >> 16; |
| 4153 | reg_read(0x1ff4, &value); |
| 4154 | fc_port_blk_hi_thd = (value & 0xFF00) >> 8; |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 4155 | |
developer | 5dfa8b7 | 2022-11-03 11:33:07 +0800 | [diff] [blame] | 4156 | /* get queue flow control waterwark */ |
| 4157 | reg_read(0x1fe4, &value); |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 4158 | queue[0] = value & 0xF; |
| 4159 | queue[1] = (value & 0xF0) >> 4; |
| 4160 | queue[2] = (value & 0xF00) >> 8; |
| 4161 | queue[3] = (value & 0xF000) >> 12; |
| 4162 | queue[4] = (value & 0xF0000) >> 16; |
| 4163 | queue[5] = (value & 0xF00000) >> 20; |
| 4164 | queue[6] = (value & 0xF000000) >> 24; |
| 4165 | queue[7] = (value & 0xF0000000) >> 28; |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 4166 | } |
| 4167 | |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 4168 | printf("<===Free Page=======Current=======Last Read access=====>\n"); |
| 4169 | printf("\n"); |
| 4170 | printf(" page counter %u %u\n ", |
| 4171 | free_page, free_page_last_read); |
| 4172 | printf("\n "); |
| 4173 | printf("=========================================================\n"); |
| 4174 | printf("<===Type=======High threshold======Low threshold=========\n"); |
| 4175 | printf("\n "); |
| 4176 | printf(" system: %u %u\n", |
| 4177 | fc_free_blk_hithd * 2, fc_free_blk_lothd * 2); |
| 4178 | printf(" port: %u %u\n", |
| 4179 | fc_port_blk_hi_thd * 2, fc_port_blk_thd * 2); |
| 4180 | printf(" queue 0: %u NA\n", |
| 4181 | queue[0]); |
| 4182 | printf(" queue 1: %u NA\n", |
| 4183 | queue[1]); |
| 4184 | printf(" queue 2: %u NA\n", |
| 4185 | queue[2]); |
| 4186 | printf(" queue 3: %u NA\n", |
| 4187 | queue[3]); |
| 4188 | printf(" queue 4: %u NA\n", |
| 4189 | queue[4]); |
| 4190 | printf(" queue 5: %u NA\n", |
| 4191 | queue[5]); |
| 4192 | printf(" queue 6: %u NA\n", |
| 4193 | queue[6]); |
| 4194 | printf(" queue 7: %u NA\n", |
| 4195 | queue[7]); |
| 4196 | printf("=========================================================\n"); |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 4197 | } |
| 4198 | |
developer | 5dfa8b7 | 2022-11-03 11:33:07 +0800 | [diff] [blame] | 4199 | void eee_enable(int argc, char *argv[]) |
| 4200 | { |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 4201 | unsigned long enable = 0; |
| 4202 | unsigned int value = 0; |
| 4203 | unsigned int eee_cap = 0; |
developer | 5dfa8b7 | 2022-11-03 11:33:07 +0800 | [diff] [blame] | 4204 | unsigned int eee_en_bitmap = 0; |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 4205 | unsigned long port_map = 0; |
developer | 5dfa8b7 | 2022-11-03 11:33:07 +0800 | [diff] [blame] | 4206 | long port_num = -1; |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 4207 | int p = 0; |
developer | 5dfa8b7 | 2022-11-03 11:33:07 +0800 | [diff] [blame] | 4208 | |
| 4209 | if (argc < 3) |
| 4210 | goto error; |
| 4211 | |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 4212 | /* Check the input parameters is right or not. */ |
developer | 5dfa8b7 | 2022-11-03 11:33:07 +0800 | [diff] [blame] | 4213 | if (!strncmp(argv[2], "enable", 7)) |
| 4214 | enable = 1; |
| 4215 | else if (!strncmp(argv[2], "disable", 8)) |
| 4216 | enable = 0; |
| 4217 | else |
| 4218 | goto error; |
| 4219 | |
| 4220 | if (argc > 3) { |
| 4221 | if (strlen(argv[3]) == 1) { |
| 4222 | port_num = strtol(argv[3], (char **)NULL, 10); |
| 4223 | if (port_num < 0 || port_num > MAX_PHY_PORT - 1) { |
| 4224 | printf("Illegal port index and port:0~4\n"); |
| 4225 | goto error; |
| 4226 | } |
| 4227 | port_map = 1 << port_num; |
| 4228 | } else if (strlen(argv[3]) == 5) { |
| 4229 | port_map = 0; |
| 4230 | for (p = 0; p < MAX_PHY_PORT; p++) { |
| 4231 | if (argv[3][p] != '0' && argv[3][p] != '1') { |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 4232 | printf |
| 4233 | ("portmap format error, should be combination of 0 or 1\n"); |
developer | 5dfa8b7 | 2022-11-03 11:33:07 +0800 | [diff] [blame] | 4234 | goto error; |
| 4235 | } |
| 4236 | port_map |= ((argv[3][p] - '0') << p); |
| 4237 | } |
| 4238 | } else { |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 4239 | printf |
| 4240 | ("port_no or portmap format error, should be length of 1 or 5\n"); |
developer | 5dfa8b7 | 2022-11-03 11:33:07 +0800 | [diff] [blame] | 4241 | goto error; |
| 4242 | } |
| 4243 | } else { |
| 4244 | port_map = 0x1f; |
| 4245 | } |
| 4246 | |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 4247 | eee_cap = (enable) ? 6 : 0; |
developer | 5dfa8b7 | 2022-11-03 11:33:07 +0800 | [diff] [blame] | 4248 | for (p = 0; p < MAX_PHY_PORT; p++) { |
| 4249 | /* port_map describe p0p1p2p3p4 from left to rignt */ |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 4250 | if (!!(port_map & (1 << p))) |
developer | 5dfa8b7 | 2022-11-03 11:33:07 +0800 | [diff] [blame] | 4251 | mii_mgr_c45_write(p, 0x7, 0x3c, eee_cap); |
| 4252 | |
| 4253 | mii_mgr_c45_read(p, 0x7, 0x3c, &value); |
| 4254 | /* mt7531: Always readback eee_cap = 0 when global EEE switch |
| 4255 | * is turned off. |
| 4256 | */ |
| 4257 | if (value | eee_cap) |
| 4258 | eee_en_bitmap |= (1 << (MAX_PHY_PORT - 1 - p)); |
| 4259 | } |
| 4260 | |
| 4261 | /* Turn on/off global EEE switch */ |
| 4262 | if (chip_name == 0x7531 || chip_name == 0x7988) { |
| 4263 | mii_mgr_c45_read(0, 0x1f, 0x403, &value); |
| 4264 | if (eee_en_bitmap) |
| 4265 | value |= (1 << 6); |
| 4266 | else |
| 4267 | value &= ~(1 << 6); |
| 4268 | mii_mgr_c45_write(0, 0x1f, 0x403, value); |
| 4269 | } else { |
| 4270 | printf("\nCommand not support by this chip.\n"); |
| 4271 | } |
| 4272 | |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 4273 | printf("EEE(802.3az) %s", (enable) ? "enable" : "disable"); |
developer | 5dfa8b7 | 2022-11-03 11:33:07 +0800 | [diff] [blame] | 4274 | if (argc == 4) { |
| 4275 | if (port_num >= 0) |
| 4276 | printf(" port%ld", port_num); |
| 4277 | else |
| 4278 | printf(" port_map: %s", argv[3]); |
| 4279 | } else { |
| 4280 | printf(" all ports"); |
| 4281 | } |
| 4282 | printf("\n"); |
| 4283 | |
| 4284 | return; |
| 4285 | error: |
| 4286 | printf(HELP_EEE_EN); |
| 4287 | return; |
| 4288 | } |
| 4289 | |
| 4290 | void eee_dump(int argc, char *argv[]) |
| 4291 | { |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 4292 | unsigned int cap = 0, lp_cap = 0; |
developer | 5dfa8b7 | 2022-11-03 11:33:07 +0800 | [diff] [blame] | 4293 | long port = -1; |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 4294 | int p = 0; |
developer | 5dfa8b7 | 2022-11-03 11:33:07 +0800 | [diff] [blame] | 4295 | |
| 4296 | if (argc > 3) { |
| 4297 | if (strlen(argv[3]) > 1) { |
| 4298 | printf("port# format error, should be of length 1\n"); |
| 4299 | return; |
| 4300 | } |
| 4301 | |
| 4302 | port = strtol(argv[3], (char **)NULL, 0); |
| 4303 | if (port < 0 || port > MAX_PHY_PORT) { |
| 4304 | printf("port# format error, should be 0 to %d\n", |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 4305 | MAX_PHY_PORT); |
developer | 5dfa8b7 | 2022-11-03 11:33:07 +0800 | [diff] [blame] | 4306 | return; |
| 4307 | } |
| 4308 | } |
| 4309 | |
| 4310 | for (p = 0; p < MAX_PHY_PORT; p++) { |
| 4311 | if (port >= 0 && p != port) |
| 4312 | continue; |
| 4313 | |
| 4314 | mii_mgr_c45_read(p, 0x7, 0x3c, &cap); |
| 4315 | mii_mgr_c45_read(p, 0x7, 0x3d, &lp_cap); |
| 4316 | printf("port%d EEE cap=0x%02x, link partner EEE cap=0x%02x", |
| 4317 | p, cap, lp_cap); |
| 4318 | |
| 4319 | if (port >= 0 && p == port) { |
| 4320 | mii_mgr_c45_read(p, 0x3, 0x1, &cap); |
| 4321 | printf(", st=0x%03x", cap); |
| 4322 | } |
| 4323 | printf("\n"); |
| 4324 | } |
| 4325 | } |
| 4326 | |
| 4327 | void dump_each_port(unsigned int base) |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 4328 | { |
| 4329 | unsigned int pkt_cnt = 0; |
| 4330 | int i = 0; |
| 4331 | |
| 4332 | for (i = 0; i < 7; i++) { |
developer | b403ad0 | 2022-11-08 10:16:29 +0800 | [diff] [blame] | 4333 | if (chip_name == 0x7988) { |
| 4334 | if ((base == 0x402C) && (i == 6)) |
| 4335 | base = 0x408C; |
| 4336 | else if ((base == 0x408C) && (i == 6)) |
| 4337 | base = 0x402C; |
| 4338 | else |
| 4339 | ; |
| 4340 | } |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 4341 | reg_read((base) + (i * 0x100), &pkt_cnt); |
| 4342 | printf("%8u ", pkt_cnt); |
| 4343 | } |
| 4344 | printf("\n"); |
| 4345 | } |
| 4346 | |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 4347 | void read_mib_counters(int argc, char *argv[]) |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 4348 | { |
| 4349 | printf("===================== %8s %8s %8s %8s %8s %8s %8s\n", |
| 4350 | "Port0", "Port1", "Port2", "Port3", "Port4", "Port5", "Port6"); |
| 4351 | printf("Tx Drop Packet :"); |
| 4352 | dump_each_port(0x4000); |
| 4353 | printf("Tx CRC Error :"); |
| 4354 | dump_each_port(0x4004); |
| 4355 | printf("Tx Unicast Packet :"); |
| 4356 | dump_each_port(0x4008); |
| 4357 | printf("Tx Multicast Packet :"); |
| 4358 | dump_each_port(0x400C); |
| 4359 | printf("Tx Broadcast Packet :"); |
| 4360 | dump_each_port(0x4010); |
| 4361 | printf("Tx Collision Event :"); |
| 4362 | dump_each_port(0x4014); |
| 4363 | printf("Tx Pause Packet :"); |
| 4364 | dump_each_port(0x402C); |
| 4365 | printf("Rx Drop Packet :"); |
| 4366 | dump_each_port(0x4060); |
| 4367 | printf("Rx Filtering Packet :"); |
| 4368 | dump_each_port(0x4064); |
| 4369 | printf("Rx Unicast Packet :"); |
| 4370 | dump_each_port(0x4068); |
| 4371 | printf("Rx Multicast Packet :"); |
| 4372 | dump_each_port(0x406C); |
| 4373 | printf("Rx Broadcast Packet :"); |
| 4374 | dump_each_port(0x4070); |
| 4375 | printf("Rx Alignment Error :"); |
| 4376 | dump_each_port(0x4074); |
| 4377 | printf("Rx CRC Error :"); |
| 4378 | dump_each_port(0x4078); |
| 4379 | printf("Rx Undersize Error :"); |
| 4380 | dump_each_port(0x407C); |
| 4381 | printf("Rx Fragment Error :"); |
| 4382 | dump_each_port(0x4080); |
| 4383 | printf("Rx Oversize Error :"); |
| 4384 | dump_each_port(0x4084); |
| 4385 | printf("Rx Jabber Error :"); |
| 4386 | dump_each_port(0x4088); |
| 4387 | printf("Rx Pause Packet :"); |
| 4388 | dump_each_port(0x408C); |
| 4389 | } |
| 4390 | |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 4391 | void clear_mib_counters(int argc, char *argv[]) |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 4392 | { |
| 4393 | reg_write(0x4fe0, 0xf0); |
developer | e78dab5 | 2024-03-25 14:26:39 +0800 | [diff] [blame] | 4394 | read_mib_counters(argc, argv); |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 4395 | reg_write(0x4fe0, 0x800000f0); |
| 4396 | } |
| 4397 | |
developer | 880c829 | 2022-07-11 11:52:59 +0800 | [diff] [blame] | 4398 | void exit_free() |
| 4399 | { |
| 4400 | free(attres); |
| 4401 | attres = NULL; |
| 4402 | switch_ioctl_fini(); |
| 4403 | mt753x_netlink_free(); |
| 4404 | } |