- 7a22863 Merge changes Id85b2541,I4d253e2f into integration by Sandrine Bailleux · 10 months ago
- 6e0e1b5 fix(intel): update system counter back to 400MHz by Sieu Mun Tang · 11 months ago
- fe91ca3 feat(intel): support QSPI ECC Linux for N5X by Jit Loon Lim · 1 year, 1 month ago
- e7ab132 Merge "fix(intel): fix hardcoded mpu frequency ticks" into integration by Sandrine Bailleux · 11 months ago
- ffa06e7 fix(intel): fix hardcoded mpu frequency ticks by Jit Loon Lim · 1 year, 4 months ago
- 6284537 feat(intel): restructure watchdog by Sieu Mun Tang · 1 year, 5 months ago
- 4c249f1 feat(intel): platform enablement for Agilex5 SoC FPGA by Jit Loon Lim · 1 year, 6 months ago
- 28c1c78 feat(intel): restructure sys mgr for S10/N5X by Jit Loon Lim · 1 year, 6 months ago
- a9fca83 fix(intel): fix Agilex and N5X clock manager to main PLL C0 by Jit Loon Lim · 1 year, 11 months ago
- f48707a feat(intel): implement timer init divider via CPU frequency for N5X by Sieu Mun Tang · 2 years, 5 months ago
- 2cebbc6 Merge "feat(intel): add support for F2S and S2F bridge SMC with mask to enable, disable and reset bridge" into integration by Madhukar Pappireddy · 2 years, 6 months ago
- a4a4327 feat(intel): implement timer init divider via cpu frequency. (#1) by BenjaminLimJL · 2 years, 8 months ago
- 82cf5df feat(intel): add support for F2S and S2F bridge SMC with mask to enable, disable and reset bridge by Sieu Mun Tang · 2 years, 7 months ago
- a544da1 fix(intel): make FPGA memory configurations platform specific by Sieu Mun Tang · 2 years, 9 months ago
- 8881ad0 build(intel): add N5X as a new Intel platform by Sieu Mun Tang · 2 years, 9 months ago