1. f41355c Refactor ARMv8.3 Pointer Authentication support code by Alexei Fedorov · 5 years ago
  2. 83e0488 Add UBSAN support and handlers by Justin Chadwell · 5 years ago
  3. 7690382 Move assembly newline function into common debug code by Justin Chadwell · 5 years ago
  4. c7a7cc3 Merge "AArch64: Disable Secure Cycle Counter" into integration by Paul Beesley · 5 years ago
  5. 503bbf3 AArch64: Disable Secure Cycle Counter by Alexei Fedorov · 5 years ago
  6. c4dfb3b AArch64: Align crash reporting output by Alexei Fedorov · 5 years ago
  7. b5b903c Fix BL31 crash reporting on AArch64 only machines by Imre Kis · 5 years ago
  8. 90f2e88 Add support for Branch Target Identification by Alexei Fedorov · 5 years ago
  9. d87233a Rework smc_unknown return code path in smc_handler by Madhukar Pappireddy · 5 years ago
  10. dd894cc Fix restoration of PAuth context by Alexei Fedorov · 6 years ago
  11. 81de7ab PIE: Fix reloc at the beginning of bl31 entrypoint by Louis Mayencourt · 6 years ago
  12. 3287c4f Restore PAuth context in case of unknown SMC call by Alexei Fedorov · 6 years ago
  13. e71d26c BL31: Enable pointer authentication support in warm boot path by Alexei Fedorov · 6 years ago
  14. 47a9064 BL31: Enable pointer authentication support by Antonio Nino Diaz · 6 years ago
  15. 25cda67 Add support for pointer authentication by Antonio Nino Diaz · 6 years ago
  16. 594811b Add ARMv8.3-PAuth registers to CPU context by Antonio Nino Diaz · 6 years ago
  17. 0e402d3 Remove support for the SMC Calling Convention 2.0 by Antonio Nino Diaz · 6 years ago
  18. e0f9063 Sanitise includes across codebase by Antonio Nino Diaz · 6 years ago
  19. f939a6a SPM: Introduce SMC handlers for SPCI and SPRT by Antonio Nino Diaz · 6 years ago
  20. d1198ad BL31: Use helper function to save registers in SMC handler by Soby Mathew · 6 years ago
  21. 4e28c20 PIE: Position Independant Executable support for BL31 by Soby Mathew · 6 years ago
  22. f0b14cf Remove some MISRA defects in common code by Antonio Nino Diaz · 6 years ago
  23. 911fcc9 RAS: Introduce handler for EL3 EAs by Jeenu Viswambharan · 6 years ago
  24. 93bc4bd RAS: Introduce handler for Double Faults by Jeenu Viswambharan · 6 years ago
  25. 9d4c9c1 RAS: Introduce handler for Uncontainable errors by Jeenu Viswambharan · 6 years ago
  26. 476c29f RAS: Validate stack pointer after error handling by Jeenu Viswambharan · 7 years ago
  27. e86a247 RAS: Move EA handling to a separate file by Jeenu Viswambharan · 6 years ago
  28. 95f30ab Add end_vector_entry assembler macro by Roberto Vargas · 7 years ago
  29. e834ee1 DynamIQ: Enable MMU without using stack by Jeenu Viswambharan · 7 years ago
  30. 9a7ce2f AArch64: Introduce RAS handling by Jeenu Viswambharan · 7 years ago
  31. 96c7df0 AArch64: Introduce External Abort handling by Jeenu Viswambharan · 7 years ago
  32. 23d05a8 AArch64: Refactor GP register restore to separate function by Jeenu Viswambharan · 7 years ago
  33. 35c8cfc Add support for the SMC Calling Convention 2.0 by Antonio Nino Diaz · 7 years ago
  34. 9c274f8 Merge pull request #1286 from antonio-nino-diaz-arm/an/mmu-mismatch by davidcunado-arm · 7 years ago
  35. 7c2a3ca Add comments about mismatched TCR_ELx and xlat tables by Antonio Nino Diaz · 7 years ago
  36. 73308d0 Introduce the new BL handover interface by Soby Mathew · 7 years ago
  37. e4794b7 Redefine SMC_UNK as -1 instead of 0xFFFFFFFF by Antonio Nino Diaz · 7 years ago
  38. 0415951 runtime_exceptions: Save x4-x29 unconditionally by Dimitris Papastamos · 7 years ago
  39. d79d40d Merge pull request #1193 from jwerner-chromium/JW_coreboot by davidcunado-arm · 7 years ago
  40. 446f7f1 Workaround for CVE-2017-5715 on Cortex A57 and A72 by Dimitris Papastamos · 7 years ago
  41. 02eb727 utils_def: Add REGSZ and make BIT() assembly-compatible by Julius Werner · 7 years ago
  42. d1a1fd4 Move FPEXC32_EL2 to FP Context by David Cunado · 7 years ago
  43. 67ebde7 Fix x30 reporting for unhandled exceptions by Julius Werner · 7 years ago
  44. fee8653 Fully initialise essential control registers by David Cunado · 8 years ago
  45. fa3cf0b Use SPDX license identifiers by dp-arm · 8 years ago
  46. 043fe9c PSCI: Build option to enable D-Caches early in warmboot by Soby Mathew · 8 years ago
  47. d3ec543 Add and use plat_crash_console_flush() API by Antonio Nino Diaz · 8 years ago
  48. 1fecc8d Merge pull request #860 from jeenu-arm/hw-asstd-coh by davidcunado-arm · 8 years ago
  49. 4ef91f1 Simplify translation tables headers dependencies by Antonio Nino Diaz · 8 years ago
  50. 4614496 Enable data caches early with hardware-assisted coherency by Jeenu Viswambharan · 8 years ago
  51. 68aef10 Define and use no_ret macro where no return is expected by Jeenu Viswambharan · 8 years ago
  52. 0980eed Cosmetic change to exception table by Douglas Raillard · 8 years ago
  53. 3cac786 Add PMF instrumentation points in TF by dp-arm · 8 years ago
  54. d019487 Introduce PSCI Library Interface by Soby Mathew · 9 years ago
  55. 0d78607 Introduce `el3_runtime` and `PSCI` libraries by Soby Mathew · 9 years ago
  56. 9e6ad6c Introduce some helper macros for exception vectors by Sandrine Bailleux · 8 years ago
  57. 391a76e Add 32 bit version of plat_get_syscnt_freq by Antonio Nino Diaz · 8 years ago
  58. 2c7ed5b Dump platform-defined regs in crash reporting by Gerald Lejeune · 9 years ago
  59. 851dc7e Add ISR_EL1 to crash report by Gerald Lejeune · 9 years ago
  60. 632d6df Enable asynchronous abort exceptions during boot by Gerald Lejeune · 9 years ago
  61. 1f21bcf Remove all non-configurable dead loops by Antonio Nino Diaz · 9 years ago
  62. f4119ec Miscellaneous doc fixes for v1.2 by Sandrine Bailleux · 9 years ago
  63. 7d19941 Remove dashes from image names: 'BL3-x' --> 'BL3x' by Juan Castillo · 9 years ago
  64. 6c0566c Move context management code to common location by Yatharth Kochar · 9 years ago
  65. e77e116 Fix issue in Floating point register restore by Soby Mathew · 9 years ago
  66. 8f67649 Merge pull request #443 from achingupta/sb/el3_payloads-cb_single_cpu by danh-arm · 9 years ago
  67. b21b02f Introduce COLD_BOOT_SINGLE_CPU build option by Sandrine Bailleux · 9 years ago
  68. c5204fa Remove the IMF_READ_INTERRUPT_ID build option by Soby Mathew · 9 years ago
  69. e9c4a64 Make generic code work in presence of system caches by Achin Gupta · 9 years ago
  70. 3700a92 PSCI: Migrate TF to the new platform API and CM helpers by Soby Mathew · 9 years ago
  71. 9ccbc03 Merge pull request #310 from sandrine-bailleux/sb/tf-issue-304-phase1 by danh-arm · 9 years ago
  72. 449dbd5 Introduce PROGRAMMABLE_RESET_ADDRESS build option by Sandrine Bailleux · 9 years ago
  73. acde8b0 Rationalize reset handling code by Sandrine Bailleux · 9 years ago
  74. 979992e Fix handling of spurious interrupts in BL3_1 by Achin Gupta · 9 years ago
  75. a877c25 Add support to indicate size and end of assembly functions by Kévin Petit · 10 years ago
  76. 9b38fc8 Initialise cpu ops after enabling data cache by Vikram Kanigiri · 10 years ago
  77. 36433d1 Call reset handlers upon BL3-1 entry. by Yatharth Kochar · 10 years ago
  78. 2ae2043 Remove coherent memory from the BL memory maps by Soby Mathew · 10 years ago
  79. 046cd3f Miscellaneous documentation fixes by Sandrine Bailleux · 10 years ago
  80. 38b4bc9 Add CPU specific crash reporting handlers by Soby Mathew · 10 years ago
  81. 8e2f287 Add CPU specific power management operations by Soby Mathew · 10 years ago
  82. c704cbc Introduce framework for CPU specific operations by Soby Mathew · 10 years ago
  83. ed1744e Unmask SError interrupt and clear SCR_EL3.EA bit by Achin Gupta · 10 years ago
  84. 534ae7f Merge pull request #179 from jcastillo-arm/jc/tf-issues/219 by danh-arm · 10 years ago
  85. b3dbeb0 Call platform_is_primary_cpu() only from reset handler by Juan Castillo · 10 years ago
  86. 2ed46e9 Optimize EL3 register state stored in cpu_context structure by Soby Mathew · 10 years ago
  87. 45c31c4 Merge pull request #172 from soby-mathew/sm/asm_assert by danh-arm · 10 years ago
  88. 0da9593 Add CPUECTLR_EL1 and Snoop Control register to crash reporting by Soby Mathew · 10 years ago
  89. c1adbbc Rework the crash reporting in BL3-1 to use less stack by Soby Mathew · 10 years ago
  90. 9f09835 Simplify management of SCTLR_EL3 and SCTLR_EL1 by Achin Gupta · 10 years ago
  91. e1aa516 Remove coherent stack usage from the warm boot path by Achin Gupta · 10 years ago
  92. f4a9709 Remove coherent stack usage from the cold boot path by Achin Gupta · 10 years ago
  93. 258e94f Allow FP register context to be optional at build time by Juan Castillo · 10 years ago
  94. f268c72 Merge pull request #151 from vikramkanigiri/vk/t133-code-readability by Andrew Thoelke · 10 years ago
  95. cf79bf5 Simplify entry point information generation code on FVP by Vikram Kanigiri · 10 years ago
  96. 4e12607 Initialise CPU contexts from entry_point_info by Andrew Thoelke · 10 years ago
  97. 4d2d553 Remove early_exceptions from BL3-1 by Andrew Thoelke · 10 years ago
  98. 8c28fe0 Per-cpu data cache restructuring by Andrew Thoelke · 10 years ago
  99. e385767 Merge pull request #133 from athoelke/at/crash-reporting-opt by danh-arm · 10 years ago
  100. 385f4d4 Make the BL3-1 crash reporting optional by Andrew Thoelke · 10 years ago