blob: 9d6ab9ce6fee2f01805a4f627b78f926b2ca1ae8 [file] [log] [blame]
Achin Gupta4f6ad662013-10-25 09:08:21 +01001/*
Dan Handley2b6b5742015-03-19 19:17:53 +00002 * Copyright (c) 2013-2015, ARM Limited and Contributors. All rights reserved.
Achin Gupta4f6ad662013-10-25 09:08:21 +01003 *
4 * Redistribution and use in source and binary forms, with or without
5 * modification, are permitted provided that the following conditions are met:
6 *
7 * Redistributions of source code must retain the above copyright notice, this
8 * list of conditions and the following disclaimer.
9 *
10 * Redistributions in binary form must reproduce the above copyright notice,
11 * this list of conditions and the following disclaimer in the documentation
12 * and/or other materials provided with the distribution.
13 *
14 * Neither the name of ARM nor the names of its contributors may be used
15 * to endorse or promote products derived from this software without specific
16 * prior written permission.
17 *
18 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
19 * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
20 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
21 * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE
22 * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
23 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
24 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
25 * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
26 * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
27 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
28 * POSSIBILITY OF SUCH DAMAGE.
29 */
30
Achin Gupta4f6ad662013-10-25 09:08:21 +010031#include <arch_helpers.h>
Dan Handley2b6b5742015-03-19 19:17:53 +000032#include <arm_config.h>
Dan Handleyfb42b122014-06-20 09:43:15 +010033#include <arm_gic.h>
Dan Handley2bd4ef22014-04-09 13:14:54 +010034#include <assert.h>
Juan Castillo4dc4a472014-08-12 11:17:06 +010035#include <debug.h>
Dan Handley2b6b5742015-03-19 19:17:53 +000036#include <errno.h>
Dan Handley2bd4ef22014-04-09 13:14:54 +010037#include <mmio.h>
38#include <platform.h>
Dan Handley2b6b5742015-03-19 19:17:53 +000039#include <plat_arm.h>
Achin Gupta4f6ad662013-10-25 09:08:21 +010040#include <psci.h>
Dan Handley2b6b5742015-03-19 19:17:53 +000041#include <v2m_def.h>
Dan Handley4d2e49d2014-04-11 11:52:12 +010042#include "drivers/pwrc/fvp_pwrc.h"
Dan Handleyed6ff952014-05-14 17:44:19 +010043#include "fvp_def.h"
44#include "fvp_private.h"
Achin Gupta4f6ad662013-10-25 09:08:21 +010045
Dan Handley2b6b5742015-03-19 19:17:53 +000046
Soby Mathew7799cf72015-04-16 14:49:09 +010047#if ARM_RECOM_STATE_ID_ENC
48/*
49 * The table storing the valid idle power states. Ensure that the
50 * array entries are populated in ascending order of state-id to
51 * enable us to use binary search during power state validation.
52 * The table must be terminated by a NULL entry.
53 */
54const unsigned int arm_pm_idle_states[] = {
55 /* State-id - 0x01 */
56 arm_make_pwrstate_lvl1(ARM_LOCAL_STATE_RUN, ARM_LOCAL_STATE_RET,
57 ARM_PWR_LVL0, PSTATE_TYPE_STANDBY),
58 /* State-id - 0x02 */
59 arm_make_pwrstate_lvl1(ARM_LOCAL_STATE_RUN, ARM_LOCAL_STATE_OFF,
60 ARM_PWR_LVL0, PSTATE_TYPE_POWERDOWN),
61 /* State-id - 0x22 */
62 arm_make_pwrstate_lvl1(ARM_LOCAL_STATE_OFF, ARM_LOCAL_STATE_OFF,
63 ARM_PWR_LVL1, PSTATE_TYPE_POWERDOWN),
64 0,
65};
66#endif
67
Achin Gupta4f6ad662013-10-25 09:08:21 +010068/*******************************************************************************
Achin Gupta85876392014-07-31 17:45:51 +010069 * Private FVP function to program the mailbox for a cpu before it is released
70 * from reset.
71 ******************************************************************************/
Sandrine Bailleuxdaf9a9d2015-07-10 16:49:31 +010072static void fvp_program_mailbox(uintptr_t address)
Achin Gupta85876392014-07-31 17:45:51 +010073{
Sandrine Bailleuxdaf9a9d2015-07-10 16:49:31 +010074 uintptr_t *mailbox = (void *) MBOX_BASE;
75 *mailbox = address;
76 flush_dcache_range((uintptr_t) mailbox, sizeof(*mailbox));
Achin Gupta85876392014-07-31 17:45:51 +010077}
78
79/*******************************************************************************
80 * Function which implements the common FVP specific operations to power down a
81 * cpu in response to a CPU_OFF or CPU_SUSPEND request.
82 ******************************************************************************/
Sandrine Bailleuxa64a8542015-03-05 10:54:34 +000083static void fvp_cpu_pwrdwn_common(void)
Achin Gupta85876392014-07-31 17:45:51 +010084{
Achin Gupta85876392014-07-31 17:45:51 +010085 /* Prevent interrupts from spuriously waking up this cpu */
86 arm_gic_cpuif_deactivate();
87
88 /* Program the power controller to power off this cpu. */
89 fvp_pwrc_write_ppoffr(read_mpidr_el1());
90}
91
92/*******************************************************************************
93 * Function which implements the common FVP specific operations to power down a
94 * cluster in response to a CPU_OFF or CPU_SUSPEND request.
95 ******************************************************************************/
Sandrine Bailleuxa64a8542015-03-05 10:54:34 +000096static void fvp_cluster_pwrdwn_common(void)
Achin Gupta85876392014-07-31 17:45:51 +010097{
98 uint64_t mpidr = read_mpidr_el1();
99
100 /* Disable coherency if this cluster is to be turned off */
Vikram Kanigiri4e97e542015-02-26 15:25:58 +0000101 fvp_cci_disable();
Achin Gupta85876392014-07-31 17:45:51 +0100102
103 /* Program the power controller to turn the cluster off */
104 fvp_pwrc_write_pcoffr(mpidr);
105}
106
107/*******************************************************************************
Soby Mathewfec4eb72015-07-01 16:16:20 +0100108 * FVP handler called when a CPU is about to enter standby.
Vikram Kanigiri3b7c59b2014-03-21 11:57:10 +0000109 ******************************************************************************/
Soby Mathewfec4eb72015-07-01 16:16:20 +0100110void fvp_cpu_standby(plat_local_state_t cpu_state)
Vikram Kanigiri3b7c59b2014-03-21 11:57:10 +0000111{
Soby Mathewfec4eb72015-07-01 16:16:20 +0100112
113 assert(cpu_state == ARM_LOCAL_STATE_RET);
114
Andrew Thoelke42e75a72014-04-28 12:28:39 +0100115 /*
116 * Enter standby state
117 * dsb is good practice before using wfi to enter low power states
118 */
119 dsb();
Vikram Kanigiri3b7c59b2014-03-21 11:57:10 +0000120 wfi();
Vikram Kanigiri3b7c59b2014-03-21 11:57:10 +0000121}
122
123/*******************************************************************************
Soby Mathewfec4eb72015-07-01 16:16:20 +0100124 * FVP handler called when a power domain is about to be turned on. The
125 * mpidr determines the CPU to be turned on.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100126 ******************************************************************************/
Soby Mathewfec4eb72015-07-01 16:16:20 +0100127int fvp_pwr_domain_on(u_register_t mpidr)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100128{
129 int rc = PSCI_E_SUCCESS;
Achin Gupta4f6ad662013-10-25 09:08:21 +0100130 unsigned int psysr;
131
Achin Gupta4f6ad662013-10-25 09:08:21 +0100132 /*
Achin Gupta4f6ad662013-10-25 09:08:21 +0100133 * Ensure that we do not cancel an inflight power off request
134 * for the target cpu. That would leave it in a zombie wfi.
135 * Wait for it to power off, program the jump address for the
136 * target cpu and then program the power controller to turn
137 * that cpu on
138 */
139 do {
140 psysr = fvp_pwrc_read_psysr(mpidr);
141 } while (psysr & PSYSR_AFF_L0);
142
Achin Gupta4f6ad662013-10-25 09:08:21 +0100143 fvp_pwrc_write_pponr(mpidr);
Achin Gupta4f6ad662013-10-25 09:08:21 +0100144 return rc;
145}
146
147/*******************************************************************************
Soby Mathewfec4eb72015-07-01 16:16:20 +0100148 * FVP handler called when a power domain is about to be turned off. The
149 * target_state encodes the power state that each level should transition to.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100150 ******************************************************************************/
Soby Mathewfec4eb72015-07-01 16:16:20 +0100151void fvp_pwr_domain_off(const psci_power_state_t *target_state)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100152{
Soby Mathewfec4eb72015-07-01 16:16:20 +0100153 assert(target_state->pwr_domain_state[ARM_PWR_LVL0] ==
154 ARM_LOCAL_STATE_OFF);
Achin Gupta4f6ad662013-10-25 09:08:21 +0100155
Achin Gupta85876392014-07-31 17:45:51 +0100156 /*
Soby Mathewfec4eb72015-07-01 16:16:20 +0100157 * If execution reaches this stage then this power domain will be
158 * suspended. Perform at least the cpu specific actions followed
159 * by the cluster specific operations if applicable.
Achin Gupta85876392014-07-31 17:45:51 +0100160 */
161 fvp_cpu_pwrdwn_common();
Achin Gupta4f6ad662013-10-25 09:08:21 +0100162
Soby Mathewfec4eb72015-07-01 16:16:20 +0100163 if (target_state->pwr_domain_state[ARM_PWR_LVL1] ==
164 ARM_LOCAL_STATE_OFF)
Achin Gupta85876392014-07-31 17:45:51 +0100165 fvp_cluster_pwrdwn_common();
Achin Gupta4f6ad662013-10-25 09:08:21 +0100166
Achin Gupta4f6ad662013-10-25 09:08:21 +0100167}
168
169/*******************************************************************************
Soby Mathewfec4eb72015-07-01 16:16:20 +0100170 * FVP handler called when a power domain is about to be suspended. The
171 * target_state encodes the power state that each level should transition to.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100172 ******************************************************************************/
Soby Mathewfec4eb72015-07-01 16:16:20 +0100173void fvp_pwr_domain_suspend(const psci_power_state_t *target_state)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100174{
Soby Mathewffb4ab12014-09-26 15:08:52 +0100175 unsigned long mpidr;
176
Soby Mathewfec4eb72015-07-01 16:16:20 +0100177 /*
178 * FVP has retention only at cpu level. Just return
179 * as nothing is to be done for retention.
180 */
181 if (target_state->pwr_domain_state[ARM_PWR_LVL0] ==
182 ARM_LOCAL_STATE_RET)
Soby Mathew74e52a72014-10-02 16:56:51 +0100183 return;
Achin Gupta4f6ad662013-10-25 09:08:21 +0100184
Soby Mathewfec4eb72015-07-01 16:16:20 +0100185 assert(target_state->pwr_domain_state[ARM_PWR_LVL0] ==
186 ARM_LOCAL_STATE_OFF);
187
Soby Mathewffb4ab12014-09-26 15:08:52 +0100188 /* Get the mpidr for this cpu */
189 mpidr = read_mpidr_el1();
190
Achin Gupta85876392014-07-31 17:45:51 +0100191 /* Program the power controller to enable wakeup interrupts. */
192 fvp_pwrc_set_wen(mpidr);
Achin Gupta4f6ad662013-10-25 09:08:21 +0100193
Achin Gupta85876392014-07-31 17:45:51 +0100194 /* Perform the common cpu specific operations */
195 fvp_cpu_pwrdwn_common();
Achin Gupta4f6ad662013-10-25 09:08:21 +0100196
Achin Gupta85876392014-07-31 17:45:51 +0100197 /* Perform the common cluster specific operations */
Soby Mathewfec4eb72015-07-01 16:16:20 +0100198 if (target_state->pwr_domain_state[ARM_PWR_LVL1] ==
199 ARM_LOCAL_STATE_OFF)
Achin Gupta85876392014-07-31 17:45:51 +0100200 fvp_cluster_pwrdwn_common();
Achin Gupta4f6ad662013-10-25 09:08:21 +0100201}
202
203/*******************************************************************************
Soby Mathewfec4eb72015-07-01 16:16:20 +0100204 * FVP handler called when a power domain has just been powered on after
205 * being turned off earlier. The target_state encodes the low power state that
206 * each level has woken up from.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100207 ******************************************************************************/
Soby Mathewfec4eb72015-07-01 16:16:20 +0100208void fvp_pwr_domain_on_finish(const psci_power_state_t *target_state)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100209{
Soby Mathewffb4ab12014-09-26 15:08:52 +0100210 unsigned long mpidr;
Achin Gupta4f6ad662013-10-25 09:08:21 +0100211
Soby Mathewfec4eb72015-07-01 16:16:20 +0100212 assert(target_state->pwr_domain_state[ARM_PWR_LVL0] ==
213 ARM_LOCAL_STATE_OFF);
Achin Gupta4f6ad662013-10-25 09:08:21 +0100214
Soby Mathewffb4ab12014-09-26 15:08:52 +0100215 /* Get the mpidr for this cpu */
216 mpidr = read_mpidr_el1();
217
Achin Gupta85876392014-07-31 17:45:51 +0100218 /* Perform the common cluster specific operations */
Soby Mathewfec4eb72015-07-01 16:16:20 +0100219 if (target_state->pwr_domain_state[ARM_PWR_LVL1] ==
220 ARM_LOCAL_STATE_OFF) {
Achin Gupta4f6ad662013-10-25 09:08:21 +0100221 /*
Achin Gupta85876392014-07-31 17:45:51 +0100222 * This CPU might have woken up whilst the cluster was
223 * attempting to power down. In this case the FVP power
224 * controller will have a pending cluster power off request
225 * which needs to be cleared by writing to the PPONR register.
226 * This prevents the power controller from interpreting a
227 * subsequent entry of this cpu into a simple wfi as a power
228 * down request.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100229 */
Achin Gupta85876392014-07-31 17:45:51 +0100230 fvp_pwrc_write_pponr(mpidr);
Achin Gupta4f6ad662013-10-25 09:08:21 +0100231
Achin Gupta85876392014-07-31 17:45:51 +0100232 /* Enable coherency if this cluster was off */
233 fvp_cci_enable();
234 }
Achin Guptab127cdb2013-11-12 16:40:00 +0000235
Achin Gupta85876392014-07-31 17:45:51 +0100236 /*
Achin Gupta85876392014-07-31 17:45:51 +0100237 * Clear PWKUPR.WEN bit to ensure interrupts do not interfere
238 * with a cpu power down unless the bit is set again
239 */
240 fvp_pwrc_clr_wen(mpidr);
Achin Gupta4f6ad662013-10-25 09:08:21 +0100241
Achin Gupta85876392014-07-31 17:45:51 +0100242 /* Enable the gic cpu interface */
243 arm_gic_cpuif_setup();
Achin Gupta4f6ad662013-10-25 09:08:21 +0100244
Achin Gupta85876392014-07-31 17:45:51 +0100245 /* TODO: This setup is needed only after a cold boot */
246 arm_gic_pcpu_distif_setup();
Achin Gupta4f6ad662013-10-25 09:08:21 +0100247}
248
249/*******************************************************************************
Soby Mathewfec4eb72015-07-01 16:16:20 +0100250 * FVP handler called when a power domain has just been powered on after
251 * having been suspended earlier. The target_state encodes the low power state
252 * that each level has woken up from.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100253 * TODO: At the moment we reuse the on finisher and reinitialize the secure
254 * context. Need to implement a separate suspend finisher.
255 ******************************************************************************/
Soby Mathewfec4eb72015-07-01 16:16:20 +0100256void fvp_pwr_domain_suspend_finish(const psci_power_state_t *target_state)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100257{
Soby Mathewfec4eb72015-07-01 16:16:20 +0100258 /*
259 * Nothing to be done on waking up from retention from CPU level.
260 */
261 if (target_state->pwr_domain_state[ARM_PWR_LVL0] ==
262 ARM_LOCAL_STATE_RET)
263 return;
264
265 fvp_pwr_domain_on_finish(target_state);
Achin Gupta4f6ad662013-10-25 09:08:21 +0100266}
267
Juan Castillo4dc4a472014-08-12 11:17:06 +0100268/*******************************************************************************
269 * FVP handlers to shutdown/reboot the system
270 ******************************************************************************/
271static void __dead2 fvp_system_off(void)
272{
273 /* Write the System Configuration Control Register */
Dan Handley2b6b5742015-03-19 19:17:53 +0000274 mmio_write_32(V2M_SYSREGS_BASE + V2M_SYS_CFGCTRL,
275 V2M_CFGCTRL_START |
276 V2M_CFGCTRL_RW |
277 V2M_CFGCTRL_FUNC(V2M_FUNC_SHUTDOWN));
Juan Castillo4dc4a472014-08-12 11:17:06 +0100278 wfi();
279 ERROR("FVP System Off: operation not handled.\n");
280 panic();
281}
282
283static void __dead2 fvp_system_reset(void)
284{
285 /* Write the System Configuration Control Register */
Dan Handley2b6b5742015-03-19 19:17:53 +0000286 mmio_write_32(V2M_SYSREGS_BASE + V2M_SYS_CFGCTRL,
287 V2M_CFGCTRL_START |
288 V2M_CFGCTRL_RW |
289 V2M_CFGCTRL_FUNC(V2M_FUNC_REBOOT));
Juan Castillo4dc4a472014-08-12 11:17:06 +0100290 wfi();
291 ERROR("FVP System Reset: operation not handled.\n");
292 panic();
293}
Achin Gupta4f6ad662013-10-25 09:08:21 +0100294
295/*******************************************************************************
296 * Export the platform handlers to enable psci to invoke them
297 ******************************************************************************/
Soby Mathewfec4eb72015-07-01 16:16:20 +0100298static const plat_psci_ops_t fvp_plat_psci_ops = {
299 .cpu_standby = fvp_cpu_standby,
300 .pwr_domain_on = fvp_pwr_domain_on,
301 .pwr_domain_off = fvp_pwr_domain_off,
302 .pwr_domain_suspend = fvp_pwr_domain_suspend,
303 .pwr_domain_on_finish = fvp_pwr_domain_on_finish,
304 .pwr_domain_suspend_finish = fvp_pwr_domain_suspend_finish,
Juan Castillo4dc4a472014-08-12 11:17:06 +0100305 .system_off = fvp_system_off,
Soby Mathew74e52a72014-10-02 16:56:51 +0100306 .system_reset = fvp_system_reset,
Soby Mathew0d9e8522015-07-15 13:36:24 +0100307 .validate_power_state = arm_validate_power_state,
308 .validate_ns_entrypoint = arm_validate_ns_entrypoint
Achin Gupta4f6ad662013-10-25 09:08:21 +0100309};
310
311/*******************************************************************************
Soby Mathewfec4eb72015-07-01 16:16:20 +0100312 * Export the platform specific psci ops & initialize the fvp power controller
Achin Gupta4f6ad662013-10-25 09:08:21 +0100313 ******************************************************************************/
Soby Mathewfec4eb72015-07-01 16:16:20 +0100314int plat_setup_psci_ops(uintptr_t sec_entrypoint,
315 const plat_psci_ops_t **psci_ops)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100316{
Soby Mathewfec4eb72015-07-01 16:16:20 +0100317 *psci_ops = &fvp_plat_psci_ops;
Soby Mathewfec4eb72015-07-01 16:16:20 +0100318
Sandrine Bailleuxdaf9a9d2015-07-10 16:49:31 +0100319 /* Program the jump address */
320 fvp_program_mailbox(sec_entrypoint);
Achin Gupta4f6ad662013-10-25 09:08:21 +0100321 return 0;
322}