Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 1 | /* |
Sami Mujawar | a43ae7c | 2019-05-09 13:35:02 +0100 | [diff] [blame] | 2 | * Copyright (c) 2015-2019, ARM Limited and Contributors. All rights reserved. |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 3 | * |
dp-arm | fa3cf0b | 2017-05-03 09:38:09 +0100 | [diff] [blame] | 4 | * SPDX-License-Identifier: BSD-3-Clause |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 5 | */ |
Antonio Nino Diaz | 6f3ccc5 | 2018-07-20 09:17:26 +0100 | [diff] [blame] | 6 | #ifndef ARM_DEF_H |
| 7 | #define ARM_DEF_H |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 8 | |
Antonio Nino Diaz | e0f9063 | 2018-12-14 00:18:21 +0000 | [diff] [blame] | 9 | #include <arch.h> |
| 10 | #include <common/interrupt_props.h> |
| 11 | #include <common/tbbr/tbbr_img_def.h> |
| 12 | #include <drivers/arm/gic_common.h> |
| 13 | #include <lib/utils_def.h> |
| 14 | #include <lib/xlat_tables/xlat_tables_defs.h> |
| 15 | #include <plat/common/common_def.h> |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 16 | |
| 17 | /****************************************************************************** |
| 18 | * Definitions common to all ARM standard platforms |
| 19 | *****************************************************************************/ |
| 20 | |
Juan Castillo | 7d19941 | 2015-12-14 09:35:25 +0000 | [diff] [blame] | 21 | /* Special value used to verify platform parameters from BL2 to BL31 */ |
Antonio Nino Diaz | ab5d2b1 | 2018-10-30 16:12:32 +0000 | [diff] [blame] | 22 | #define ARM_BL31_PLAT_PARAM_VAL ULL(0x0f1e2d3c4b5a6978) |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 23 | |
Soby Mathew | a869de1 | 2015-05-08 10:18:59 +0100 | [diff] [blame] | 24 | #define ARM_SYSTEM_COUNT 1 |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 25 | |
| 26 | #define ARM_CACHE_WRITEBACK_SHIFT 6 |
| 27 | |
Soby Mathew | fec4eb7 | 2015-07-01 16:16:20 +0100 | [diff] [blame] | 28 | /* |
| 29 | * Macros mapping the MPIDR Affinity levels to ARM Platform Power levels. The |
| 30 | * power levels have a 1:1 mapping with the MPIDR affinity levels. |
| 31 | */ |
| 32 | #define ARM_PWR_LVL0 MPIDR_AFFLVL0 |
| 33 | #define ARM_PWR_LVL1 MPIDR_AFFLVL1 |
Soby Mathew | a869de1 | 2015-05-08 10:18:59 +0100 | [diff] [blame] | 34 | #define ARM_PWR_LVL2 MPIDR_AFFLVL2 |
Chandni Cherukuri | 9ec4a11 | 2018-10-16 14:42:19 +0530 | [diff] [blame] | 35 | #define ARM_PWR_LVL3 MPIDR_AFFLVL3 |
Soby Mathew | fec4eb7 | 2015-07-01 16:16:20 +0100 | [diff] [blame] | 36 | |
| 37 | /* |
| 38 | * Macros for local power states in ARM platforms encoded by State-ID field |
| 39 | * within the power-state parameter. |
| 40 | */ |
| 41 | /* Local power state for power domains in Run state. */ |
Antonio Nino Diaz | 6f3ccc5 | 2018-07-20 09:17:26 +0100 | [diff] [blame] | 42 | #define ARM_LOCAL_STATE_RUN U(0) |
Soby Mathew | fec4eb7 | 2015-07-01 16:16:20 +0100 | [diff] [blame] | 43 | /* Local power state for retention. Valid only for CPU power domains */ |
Antonio Nino Diaz | 6f3ccc5 | 2018-07-20 09:17:26 +0100 | [diff] [blame] | 44 | #define ARM_LOCAL_STATE_RET U(1) |
Soby Mathew | fec4eb7 | 2015-07-01 16:16:20 +0100 | [diff] [blame] | 45 | /* Local power state for OFF/power-down. Valid for CPU and cluster power |
| 46 | domains */ |
Antonio Nino Diaz | 6f3ccc5 | 2018-07-20 09:17:26 +0100 | [diff] [blame] | 47 | #define ARM_LOCAL_STATE_OFF U(2) |
Soby Mathew | fec4eb7 | 2015-07-01 16:16:20 +0100 | [diff] [blame] | 48 | |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 49 | /* Memory location options for TSP */ |
| 50 | #define ARM_TRUSTED_SRAM_ID 0 |
| 51 | #define ARM_TRUSTED_DRAM_ID 1 |
| 52 | #define ARM_DRAM_ID 2 |
| 53 | |
| 54 | /* The first 4KB of Trusted SRAM are used as shared memory */ |
Antonio Nino Diaz | 5f47579 | 2018-10-15 14:58:11 +0100 | [diff] [blame] | 55 | #define ARM_TRUSTED_SRAM_BASE UL(0x04000000) |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 56 | #define ARM_SHARED_RAM_BASE ARM_TRUSTED_SRAM_BASE |
Antonio Nino Diaz | 5f47579 | 2018-10-15 14:58:11 +0100 | [diff] [blame] | 57 | #define ARM_SHARED_RAM_SIZE UL(0x00001000) /* 4 KB */ |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 58 | |
| 59 | /* The remaining Trusted SRAM is used to load the BL images */ |
| 60 | #define ARM_BL_RAM_BASE (ARM_SHARED_RAM_BASE + \ |
| 61 | ARM_SHARED_RAM_SIZE) |
| 62 | #define ARM_BL_RAM_SIZE (PLAT_ARM_TRUSTED_SRAM_SIZE - \ |
| 63 | ARM_SHARED_RAM_SIZE) |
| 64 | |
| 65 | /* |
| 66 | * The top 16MB of DRAM1 is configured as secure access only using the TZC |
| 67 | * - SCP TZC DRAM: If present, DRAM reserved for SCP use |
| 68 | * - AP TZC DRAM: The remaining TZC secured DRAM reserved for AP use |
| 69 | */ |
Antonio Nino Diaz | 5f47579 | 2018-10-15 14:58:11 +0100 | [diff] [blame] | 70 | #define ARM_TZC_DRAM1_SIZE UL(0x01000000) |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 71 | |
| 72 | #define ARM_SCP_TZC_DRAM1_BASE (ARM_DRAM1_BASE + \ |
| 73 | ARM_DRAM1_SIZE - \ |
| 74 | ARM_SCP_TZC_DRAM1_SIZE) |
| 75 | #define ARM_SCP_TZC_DRAM1_SIZE PLAT_ARM_SCP_TZC_DRAM1_SIZE |
| 76 | #define ARM_SCP_TZC_DRAM1_END (ARM_SCP_TZC_DRAM1_BASE + \ |
| 77 | ARM_SCP_TZC_DRAM1_SIZE - 1) |
| 78 | |
Soby Mathew | 3b5156e | 2017-10-05 12:27:33 +0100 | [diff] [blame] | 79 | /* |
| 80 | * Define a 2MB region within the TZC secured DRAM for use by EL3 runtime |
| 81 | * firmware. This region is meant to be NOLOAD and will not be zero |
| 82 | * initialized. Data sections with the attribute `arm_el3_tzc_dram` will be |
| 83 | * placed here. |
| 84 | */ |
| 85 | #define ARM_EL3_TZC_DRAM1_BASE (ARM_SCP_TZC_DRAM1_BASE - ARM_EL3_TZC_DRAM1_SIZE) |
Antonio Nino Diaz | 5f47579 | 2018-10-15 14:58:11 +0100 | [diff] [blame] | 86 | #define ARM_EL3_TZC_DRAM1_SIZE UL(0x00200000) /* 2 MB */ |
Soby Mathew | 3b5156e | 2017-10-05 12:27:33 +0100 | [diff] [blame] | 87 | #define ARM_EL3_TZC_DRAM1_END (ARM_EL3_TZC_DRAM1_BASE + \ |
| 88 | ARM_EL3_TZC_DRAM1_SIZE - 1) |
| 89 | |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 90 | #define ARM_AP_TZC_DRAM1_BASE (ARM_DRAM1_BASE + \ |
| 91 | ARM_DRAM1_SIZE - \ |
| 92 | ARM_TZC_DRAM1_SIZE) |
| 93 | #define ARM_AP_TZC_DRAM1_SIZE (ARM_TZC_DRAM1_SIZE - \ |
Soby Mathew | 3b5156e | 2017-10-05 12:27:33 +0100 | [diff] [blame] | 94 | (ARM_SCP_TZC_DRAM1_SIZE + \ |
| 95 | ARM_EL3_TZC_DRAM1_SIZE)) |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 96 | #define ARM_AP_TZC_DRAM1_END (ARM_AP_TZC_DRAM1_BASE + \ |
| 97 | ARM_AP_TZC_DRAM1_SIZE - 1) |
| 98 | |
Soby Mathew | 7e4d665 | 2017-05-10 11:50:30 +0100 | [diff] [blame] | 99 | /* Define the Access permissions for Secure peripherals to NS_DRAM */ |
| 100 | #if ARM_CRYPTOCELL_INTEG |
| 101 | /* |
| 102 | * Allow Secure peripheral to read NS DRAM when integrated with CryptoCell. |
| 103 | * This is required by CryptoCell to authenticate BL33 which is loaded |
| 104 | * into the Non Secure DDR. |
| 105 | */ |
| 106 | #define ARM_TZC_NS_DRAM_S_ACCESS TZC_REGION_S_RD |
| 107 | #else |
| 108 | #define ARM_TZC_NS_DRAM_S_ACCESS TZC_REGION_S_NONE |
| 109 | #endif |
| 110 | |
Summer Qin | 9db8f2e | 2017-04-24 16:49:28 +0100 | [diff] [blame] | 111 | #ifdef SPD_opteed |
| 112 | /* |
Jens Wiklander | ae73b16 | 2017-08-24 15:39:09 +0200 | [diff] [blame] | 113 | * BL2 needs to map 4MB at the end of TZC_DRAM1 in order to |
| 114 | * load/authenticate the trusted os extra image. The first 512KB of |
| 115 | * TZC_DRAM1 are reserved for trusted os (OPTEE). The extra image loading |
| 116 | * for OPTEE is paged image which only include the paging part using |
| 117 | * virtual memory but without "init" data. OPTEE will copy the "init" data |
| 118 | * (from pager image) to the first 512KB of TZC_DRAM, and then copy the |
| 119 | * extra image behind the "init" data. |
Summer Qin | 9db8f2e | 2017-04-24 16:49:28 +0100 | [diff] [blame] | 120 | */ |
Jens Wiklander | ae73b16 | 2017-08-24 15:39:09 +0200 | [diff] [blame] | 121 | #define ARM_OPTEE_PAGEABLE_LOAD_BASE (ARM_AP_TZC_DRAM1_BASE + \ |
| 122 | ARM_AP_TZC_DRAM1_SIZE - \ |
| 123 | ARM_OPTEE_PAGEABLE_LOAD_SIZE) |
Antonio Nino Diaz | 5f47579 | 2018-10-15 14:58:11 +0100 | [diff] [blame] | 124 | #define ARM_OPTEE_PAGEABLE_LOAD_SIZE UL(0x400000) |
Summer Qin | 9db8f2e | 2017-04-24 16:49:28 +0100 | [diff] [blame] | 125 | #define ARM_OPTEE_PAGEABLE_LOAD_MEM MAP_REGION_FLAT( \ |
| 126 | ARM_OPTEE_PAGEABLE_LOAD_BASE, \ |
| 127 | ARM_OPTEE_PAGEABLE_LOAD_SIZE, \ |
| 128 | MT_MEMORY | MT_RW | MT_SECURE) |
Soby Mathew | 874fc9e | 2017-09-01 13:43:50 +0100 | [diff] [blame] | 129 | |
| 130 | /* |
| 131 | * Map the memory for the OP-TEE core (also known as OP-TEE pager when paging |
| 132 | * support is enabled). |
| 133 | */ |
| 134 | #define ARM_MAP_OPTEE_CORE_MEM MAP_REGION_FLAT( \ |
| 135 | BL32_BASE, \ |
| 136 | BL32_LIMIT - BL32_BASE, \ |
| 137 | MT_MEMORY | MT_RW | MT_SECURE) |
Summer Qin | 9db8f2e | 2017-04-24 16:49:28 +0100 | [diff] [blame] | 138 | #endif /* SPD_opteed */ |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 139 | |
| 140 | #define ARM_NS_DRAM1_BASE ARM_DRAM1_BASE |
| 141 | #define ARM_NS_DRAM1_SIZE (ARM_DRAM1_SIZE - \ |
| 142 | ARM_TZC_DRAM1_SIZE) |
| 143 | #define ARM_NS_DRAM1_END (ARM_NS_DRAM1_BASE + \ |
| 144 | ARM_NS_DRAM1_SIZE - 1) |
| 145 | |
Sandrine Bailleux | 6c32fc7 | 2018-10-31 14:28:17 +0100 | [diff] [blame] | 146 | #define ARM_DRAM1_BASE ULL(0x80000000) |
| 147 | #define ARM_DRAM1_SIZE ULL(0x80000000) |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 148 | #define ARM_DRAM1_END (ARM_DRAM1_BASE + \ |
| 149 | ARM_DRAM1_SIZE - 1) |
| 150 | |
Sami Mujawar | a43ae7c | 2019-05-09 13:35:02 +0100 | [diff] [blame] | 151 | #define ARM_DRAM2_BASE PLAT_ARM_DRAM2_BASE |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 152 | #define ARM_DRAM2_SIZE PLAT_ARM_DRAM2_SIZE |
| 153 | #define ARM_DRAM2_END (ARM_DRAM2_BASE + \ |
| 154 | ARM_DRAM2_SIZE - 1) |
| 155 | |
| 156 | #define ARM_IRQ_SEC_PHY_TIMER 29 |
| 157 | |
| 158 | #define ARM_IRQ_SEC_SGI_0 8 |
| 159 | #define ARM_IRQ_SEC_SGI_1 9 |
| 160 | #define ARM_IRQ_SEC_SGI_2 10 |
| 161 | #define ARM_IRQ_SEC_SGI_3 11 |
| 162 | #define ARM_IRQ_SEC_SGI_4 12 |
| 163 | #define ARM_IRQ_SEC_SGI_5 13 |
| 164 | #define ARM_IRQ_SEC_SGI_6 14 |
| 165 | #define ARM_IRQ_SEC_SGI_7 15 |
| 166 | |
Achin Gupta | 1fa7eb6 | 2015-11-03 14:18:34 +0000 | [diff] [blame] | 167 | /* |
Jeenu Viswambharan | 723dce0 | 2017-09-22 08:59:59 +0100 | [diff] [blame] | 168 | * Define a list of Group 1 Secure and Group 0 interrupt properties as per GICv3 |
| 169 | * terminology. On a GICv2 system or mode, the lists will be merged and treated |
| 170 | * as Group 0 interrupts. |
| 171 | */ |
| 172 | #define ARM_G1S_IRQ_PROPS(grp) \ |
Antonio Nino Diaz | e590fd5 | 2018-08-21 09:42:26 +0100 | [diff] [blame] | 173 | INTR_PROP_DESC(ARM_IRQ_SEC_PHY_TIMER, GIC_HIGHEST_SEC_PRIORITY, (grp), \ |
Jeenu Viswambharan | 723dce0 | 2017-09-22 08:59:59 +0100 | [diff] [blame] | 174 | GIC_INTR_CFG_LEVEL), \ |
Antonio Nino Diaz | e590fd5 | 2018-08-21 09:42:26 +0100 | [diff] [blame] | 175 | INTR_PROP_DESC(ARM_IRQ_SEC_SGI_1, GIC_HIGHEST_SEC_PRIORITY, (grp), \ |
Jeenu Viswambharan | 723dce0 | 2017-09-22 08:59:59 +0100 | [diff] [blame] | 176 | GIC_INTR_CFG_EDGE), \ |
Antonio Nino Diaz | e590fd5 | 2018-08-21 09:42:26 +0100 | [diff] [blame] | 177 | INTR_PROP_DESC(ARM_IRQ_SEC_SGI_2, GIC_HIGHEST_SEC_PRIORITY, (grp), \ |
Jeenu Viswambharan | 723dce0 | 2017-09-22 08:59:59 +0100 | [diff] [blame] | 178 | GIC_INTR_CFG_EDGE), \ |
Antonio Nino Diaz | e590fd5 | 2018-08-21 09:42:26 +0100 | [diff] [blame] | 179 | INTR_PROP_DESC(ARM_IRQ_SEC_SGI_3, GIC_HIGHEST_SEC_PRIORITY, (grp), \ |
Jeenu Viswambharan | 723dce0 | 2017-09-22 08:59:59 +0100 | [diff] [blame] | 180 | GIC_INTR_CFG_EDGE), \ |
Antonio Nino Diaz | e590fd5 | 2018-08-21 09:42:26 +0100 | [diff] [blame] | 181 | INTR_PROP_DESC(ARM_IRQ_SEC_SGI_4, GIC_HIGHEST_SEC_PRIORITY, (grp), \ |
Jeenu Viswambharan | 723dce0 | 2017-09-22 08:59:59 +0100 | [diff] [blame] | 182 | GIC_INTR_CFG_EDGE), \ |
Antonio Nino Diaz | e590fd5 | 2018-08-21 09:42:26 +0100 | [diff] [blame] | 183 | INTR_PROP_DESC(ARM_IRQ_SEC_SGI_5, GIC_HIGHEST_SEC_PRIORITY, (grp), \ |
Jeenu Viswambharan | 723dce0 | 2017-09-22 08:59:59 +0100 | [diff] [blame] | 184 | GIC_INTR_CFG_EDGE), \ |
Antonio Nino Diaz | e590fd5 | 2018-08-21 09:42:26 +0100 | [diff] [blame] | 185 | INTR_PROP_DESC(ARM_IRQ_SEC_SGI_7, GIC_HIGHEST_SEC_PRIORITY, (grp), \ |
Jeenu Viswambharan | 723dce0 | 2017-09-22 08:59:59 +0100 | [diff] [blame] | 186 | GIC_INTR_CFG_EDGE) |
| 187 | |
| 188 | #define ARM_G0_IRQ_PROPS(grp) \ |
Antonio Nino Diaz | e590fd5 | 2018-08-21 09:42:26 +0100 | [diff] [blame] | 189 | INTR_PROP_DESC(ARM_IRQ_SEC_SGI_0, PLAT_SDEI_NORMAL_PRI, (grp), \ |
Jeenu Viswambharan | 723dce0 | 2017-09-22 08:59:59 +0100 | [diff] [blame] | 190 | GIC_INTR_CFG_EDGE), \ |
Antonio Nino Diaz | e590fd5 | 2018-08-21 09:42:26 +0100 | [diff] [blame] | 191 | INTR_PROP_DESC(ARM_IRQ_SEC_SGI_6, GIC_HIGHEST_SEC_PRIORITY, (grp), \ |
Jeenu Viswambharan | 723dce0 | 2017-09-22 08:59:59 +0100 | [diff] [blame] | 192 | GIC_INTR_CFG_EDGE) |
| 193 | |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 194 | #define ARM_MAP_SHARED_RAM MAP_REGION_FLAT( \ |
| 195 | ARM_SHARED_RAM_BASE, \ |
| 196 | ARM_SHARED_RAM_SIZE, \ |
Juan Castillo | 2e86cb1 | 2016-01-13 15:01:09 +0000 | [diff] [blame] | 197 | MT_DEVICE | MT_RW | MT_SECURE) |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 198 | |
| 199 | #define ARM_MAP_NS_DRAM1 MAP_REGION_FLAT( \ |
| 200 | ARM_NS_DRAM1_BASE, \ |
| 201 | ARM_NS_DRAM1_SIZE, \ |
| 202 | MT_MEMORY | MT_RW | MT_NS) |
| 203 | |
Roberto Vargas | f8fda10 | 2017-08-08 11:27:20 +0100 | [diff] [blame] | 204 | #define ARM_MAP_DRAM2 MAP_REGION_FLAT( \ |
| 205 | ARM_DRAM2_BASE, \ |
| 206 | ARM_DRAM2_SIZE, \ |
| 207 | MT_MEMORY | MT_RW | MT_NS) |
Roberto Vargas | f8fda10 | 2017-08-08 11:27:20 +0100 | [diff] [blame] | 208 | |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 209 | #define ARM_MAP_TSP_SEC_MEM MAP_REGION_FLAT( \ |
| 210 | TSP_SEC_MEM_BASE, \ |
| 211 | TSP_SEC_MEM_SIZE, \ |
| 212 | MT_MEMORY | MT_RW | MT_SECURE) |
| 213 | |
David Wang | 0ba499f | 2016-03-07 11:02:57 +0800 | [diff] [blame] | 214 | #if ARM_BL31_IN_DRAM |
| 215 | #define ARM_MAP_BL31_SEC_DRAM MAP_REGION_FLAT( \ |
| 216 | BL31_BASE, \ |
| 217 | PLAT_ARM_MAX_BL31_SIZE, \ |
| 218 | MT_MEMORY | MT_RW | MT_SECURE) |
| 219 | #endif |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 220 | |
Soby Mathew | 3b5156e | 2017-10-05 12:27:33 +0100 | [diff] [blame] | 221 | #define ARM_MAP_EL3_TZC_DRAM MAP_REGION_FLAT( \ |
| 222 | ARM_EL3_TZC_DRAM1_BASE, \ |
| 223 | ARM_EL3_TZC_DRAM1_SIZE, \ |
| 224 | MT_MEMORY | MT_RW | MT_SECURE) |
| 225 | |
Daniel Boulby | 4e97abd | 2018-07-16 14:09:15 +0100 | [diff] [blame] | 226 | /* |
John Tsichritzis | c34341a | 2018-07-30 13:41:52 +0100 | [diff] [blame] | 227 | * Mapping for the BL1 RW region. This mapping is needed by BL2 in order to |
| 228 | * share the Mbed TLS heap. Since the heap is allocated inside BL1, it resides |
| 229 | * in the BL1 RW region. Hence, BL2 needs access to the BL1 RW region in order |
| 230 | * to be able to access the heap. |
| 231 | */ |
| 232 | #define ARM_MAP_BL1_RW MAP_REGION_FLAT( \ |
| 233 | BL1_RW_BASE, \ |
| 234 | BL1_RW_LIMIT - BL1_RW_BASE, \ |
| 235 | MT_MEMORY | MT_RW | MT_SECURE) |
| 236 | |
| 237 | /* |
Daniel Boulby | 4e97abd | 2018-07-16 14:09:15 +0100 | [diff] [blame] | 238 | * If SEPARATE_CODE_AND_RODATA=1 we define a region for each section |
| 239 | * otherwise one region is defined containing both. |
| 240 | */ |
Daniel Boulby | 45a2c9e | 2018-07-06 16:54:44 +0100 | [diff] [blame] | 241 | #if SEPARATE_CODE_AND_RODATA |
Daniel Boulby | 4e97abd | 2018-07-16 14:09:15 +0100 | [diff] [blame] | 242 | #define ARM_MAP_BL_RO MAP_REGION_FLAT( \ |
Daniel Boulby | 45a2c9e | 2018-07-06 16:54:44 +0100 | [diff] [blame] | 243 | BL_CODE_BASE, \ |
| 244 | BL_CODE_END - BL_CODE_BASE, \ |
Daniel Boulby | 4e97abd | 2018-07-16 14:09:15 +0100 | [diff] [blame] | 245 | MT_CODE | MT_SECURE), \ |
| 246 | MAP_REGION_FLAT( \ |
Daniel Boulby | 45a2c9e | 2018-07-06 16:54:44 +0100 | [diff] [blame] | 247 | BL_RO_DATA_BASE, \ |
| 248 | BL_RO_DATA_END \ |
| 249 | - BL_RO_DATA_BASE, \ |
| 250 | MT_RO_DATA | MT_SECURE) |
Daniel Boulby | 4e97abd | 2018-07-16 14:09:15 +0100 | [diff] [blame] | 251 | #else |
| 252 | #define ARM_MAP_BL_RO MAP_REGION_FLAT( \ |
| 253 | BL_CODE_BASE, \ |
| 254 | BL_CODE_END - BL_CODE_BASE, \ |
| 255 | MT_CODE | MT_SECURE) |
Daniel Boulby | 45a2c9e | 2018-07-06 16:54:44 +0100 | [diff] [blame] | 256 | #endif |
| 257 | #if USE_COHERENT_MEM |
| 258 | #define ARM_MAP_BL_COHERENT_RAM MAP_REGION_FLAT( \ |
| 259 | BL_COHERENT_RAM_BASE, \ |
| 260 | BL_COHERENT_RAM_END \ |
| 261 | - BL_COHERENT_RAM_BASE, \ |
| 262 | MT_DEVICE | MT_RW | MT_SECURE) |
| 263 | #endif |
Roberto Vargas | e3adc37 | 2018-05-23 09:27:06 +0100 | [diff] [blame] | 264 | #if USE_ROMLIB |
| 265 | #define ARM_MAP_ROMLIB_CODE MAP_REGION_FLAT( \ |
| 266 | ROMLIB_RO_BASE, \ |
| 267 | ROMLIB_RO_LIMIT - ROMLIB_RO_BASE,\ |
| 268 | MT_CODE | MT_SECURE) |
| 269 | |
| 270 | #define ARM_MAP_ROMLIB_DATA MAP_REGION_FLAT( \ |
| 271 | ROMLIB_RW_BASE, \ |
| 272 | ROMLIB_RW_END - ROMLIB_RW_BASE,\ |
| 273 | MT_MEMORY | MT_RW | MT_SECURE) |
| 274 | #endif |
Daniel Boulby | 45a2c9e | 2018-07-06 16:54:44 +0100 | [diff] [blame] | 275 | |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 276 | /* |
Antonio Nino Diaz | 48bfb54 | 2018-10-11 13:02:34 +0100 | [diff] [blame] | 277 | * Map mem_protect flash region with read and write permissions |
| 278 | */ |
| 279 | #define ARM_V2M_MAP_MEM_PROTECT MAP_REGION_FLAT(PLAT_ARM_MEM_PROT_ADDR, \ |
| 280 | V2M_FLASH_BLOCK_SIZE, \ |
| 281 | MT_DEVICE | MT_RW | MT_SECURE) |
| 282 | |
| 283 | /* |
Daniel Boulby | 4e97abd | 2018-07-16 14:09:15 +0100 | [diff] [blame] | 284 | * The max number of regions like RO(code), coherent and data required by |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 285 | * different BL stages which need to be mapped in the MMU. |
| 286 | */ |
Daniel Boulby | b1b058d | 2018-09-18 11:52:49 +0100 | [diff] [blame] | 287 | #define ARM_BL_REGIONS 5 |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 288 | |
| 289 | #define MAX_MMAP_REGIONS (PLAT_ARM_MMAP_ENTRIES + \ |
| 290 | ARM_BL_REGIONS) |
| 291 | |
| 292 | /* Memory mapped Generic timer interfaces */ |
Antonio Nino Diaz | 5f47579 | 2018-10-15 14:58:11 +0100 | [diff] [blame] | 293 | #define ARM_SYS_CNTCTL_BASE UL(0x2a430000) |
| 294 | #define ARM_SYS_CNTREAD_BASE UL(0x2a800000) |
| 295 | #define ARM_SYS_TIMCTL_BASE UL(0x2a810000) |
| 296 | #define ARM_SYS_CNT_BASE_S UL(0x2a820000) |
| 297 | #define ARM_SYS_CNT_BASE_NS UL(0x2a830000) |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 298 | |
| 299 | #define ARM_CONSOLE_BAUDRATE 115200 |
| 300 | |
Juan Castillo | b6132f1 | 2015-10-06 14:01:35 +0100 | [diff] [blame] | 301 | /* Trusted Watchdog constants */ |
Antonio Nino Diaz | 5f47579 | 2018-10-15 14:58:11 +0100 | [diff] [blame] | 302 | #define ARM_SP805_TWDG_BASE UL(0x2a490000) |
Juan Castillo | b6132f1 | 2015-10-06 14:01:35 +0100 | [diff] [blame] | 303 | #define ARM_SP805_TWDG_CLK_HZ 32768 |
| 304 | /* The TBBR document specifies a watchdog timeout of 256 seconds. SP805 |
| 305 | * asserts reset after two consecutive countdowns (2 x 128 = 256 sec) */ |
| 306 | #define ARM_TWDG_TIMEOUT_SEC 128 |
| 307 | #define ARM_TWDG_LOAD_VAL (ARM_SP805_TWDG_CLK_HZ * \ |
| 308 | ARM_TWDG_TIMEOUT_SEC) |
| 309 | |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 310 | /****************************************************************************** |
| 311 | * Required platform porting definitions common to all ARM standard platforms |
| 312 | *****************************************************************************/ |
| 313 | |
Roberto Vargas | f8fda10 | 2017-08-08 11:27:20 +0100 | [diff] [blame] | 314 | /* |
Soby Mathew | fec4eb7 | 2015-07-01 16:16:20 +0100 | [diff] [blame] | 315 | * This macro defines the deepest retention state possible. A higher state |
| 316 | * id will represent an invalid or a power down state. |
| 317 | */ |
| 318 | #define PLAT_MAX_RET_STATE ARM_LOCAL_STATE_RET |
| 319 | |
| 320 | /* |
| 321 | * This macro defines the deepest power down states possible. Any state ID |
| 322 | * higher than this is invalid. |
| 323 | */ |
| 324 | #define PLAT_MAX_OFF_STATE ARM_LOCAL_STATE_OFF |
| 325 | |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 326 | /* |
| 327 | * Some data must be aligned on the biggest cache line size in the platform. |
| 328 | * This is known only to the platform as it might have a combination of |
| 329 | * integrated and external caches. |
| 330 | */ |
Antonio Nino Diaz | 5f47579 | 2018-10-15 14:58:11 +0100 | [diff] [blame] | 331 | #define CACHE_WRITEBACK_GRANULE (U(1) << ARM_CACHE_WRITEBACK_SHIFT) |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 332 | |
Soby Mathew | 7c6df5b | 2018-01-15 14:43:42 +0000 | [diff] [blame] | 333 | /* |
| 334 | * To enable TB_FW_CONFIG to be loaded by BL1, define the corresponding base |
| 335 | * and limit. Leave enough space of BL2 meminfo. |
| 336 | */ |
Antonio Nino Diaz | ab5d2b1 | 2018-10-30 16:12:32 +0000 | [diff] [blame] | 337 | #define ARM_TB_FW_CONFIG_BASE (ARM_BL_RAM_BASE + sizeof(meminfo_t)) |
Sathees Balya | 9095009 | 2018-11-15 14:22:30 +0000 | [diff] [blame] | 338 | #define ARM_TB_FW_CONFIG_LIMIT (ARM_BL_RAM_BASE + (PAGE_SIZE / 2U)) |
| 339 | |
| 340 | /* |
| 341 | * Boot parameters passed from BL2 to BL31/BL32 are stored here |
| 342 | */ |
| 343 | #define ARM_BL2_MEM_DESC_BASE ARM_TB_FW_CONFIG_LIMIT |
| 344 | #define ARM_BL2_MEM_DESC_LIMIT (ARM_BL2_MEM_DESC_BASE + \ |
| 345 | (PAGE_SIZE / 2U)) |
| 346 | |
| 347 | /* |
| 348 | * Define limit of firmware configuration memory: |
| 349 | * ARM_TB_FW_CONFIG + ARM_BL2_MEM_DESC memory |
| 350 | */ |
| 351 | #define ARM_FW_CONFIG_LIMIT (ARM_BL_RAM_BASE + PAGE_SIZE) |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 352 | |
| 353 | /******************************************************************************* |
| 354 | * BL1 specific defines. |
| 355 | * BL1 RW data is relocated from ROM to RAM at runtime so we need 2 sets of |
| 356 | * addresses. |
| 357 | ******************************************************************************/ |
| 358 | #define BL1_RO_BASE PLAT_ARM_TRUSTED_ROM_BASE |
| 359 | #define BL1_RO_LIMIT (PLAT_ARM_TRUSTED_ROM_BASE \ |
Roberto Vargas | e3adc37 | 2018-05-23 09:27:06 +0100 | [diff] [blame] | 360 | + (PLAT_ARM_TRUSTED_ROM_SIZE - \ |
| 361 | PLAT_ARM_MAX_ROMLIB_RO_SIZE)) |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 362 | /* |
Vikram Kanigiri | 5d86f2e | 2016-01-21 14:08:15 +0000 | [diff] [blame] | 363 | * Put BL1 RW at the top of the Trusted SRAM. |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 364 | */ |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 365 | #define BL1_RW_BASE (ARM_BL_RAM_BASE + \ |
| 366 | ARM_BL_RAM_SIZE - \ |
Roberto Vargas | e3adc37 | 2018-05-23 09:27:06 +0100 | [diff] [blame] | 367 | (PLAT_ARM_MAX_BL1_RW_SIZE +\ |
| 368 | PLAT_ARM_MAX_ROMLIB_RW_SIZE)) |
| 369 | #define BL1_RW_LIMIT (ARM_BL_RAM_BASE + \ |
| 370 | (ARM_BL_RAM_SIZE - PLAT_ARM_MAX_ROMLIB_RW_SIZE)) |
| 371 | |
| 372 | #define ROMLIB_RO_BASE BL1_RO_LIMIT |
| 373 | #define ROMLIB_RO_LIMIT (PLAT_ARM_TRUSTED_ROM_BASE + PLAT_ARM_TRUSTED_ROM_SIZE) |
| 374 | |
| 375 | #define ROMLIB_RW_BASE (BL1_RW_BASE + PLAT_ARM_MAX_BL1_RW_SIZE) |
| 376 | #define ROMLIB_RW_END (ROMLIB_RW_BASE + PLAT_ARM_MAX_ROMLIB_RW_SIZE) |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 377 | |
| 378 | /******************************************************************************* |
| 379 | * BL2 specific defines. |
| 380 | ******************************************************************************/ |
Soby Mathew | af14b46 | 2018-06-01 16:53:38 +0100 | [diff] [blame] | 381 | #if BL2_AT_EL3 |
Dimitris Papastamos | 2583649 | 2018-06-11 11:07:58 +0100 | [diff] [blame] | 382 | /* Put BL2 towards the middle of the Trusted SRAM */ |
Soby Mathew | af14b46 | 2018-06-01 16:53:38 +0100 | [diff] [blame] | 383 | #define BL2_BASE (ARM_TRUSTED_SRAM_BASE + \ |
Dimitris Papastamos | 2583649 | 2018-06-11 11:07:58 +0100 | [diff] [blame] | 384 | (PLAT_ARM_TRUSTED_SRAM_SIZE >> 1) + 0x2000) |
Roberto Vargas | 5220780 | 2017-11-17 13:22:18 +0000 | [diff] [blame] | 385 | #define BL2_LIMIT (ARM_BL_RAM_BASE + ARM_BL_RAM_SIZE) |
| 386 | |
David Wang | 0ba499f | 2016-03-07 11:02:57 +0800 | [diff] [blame] | 387 | #else |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 388 | /* |
Soby Mathew | af14b46 | 2018-06-01 16:53:38 +0100 | [diff] [blame] | 389 | * Put BL2 just below BL1. |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 390 | */ |
Soby Mathew | af14b46 | 2018-06-01 16:53:38 +0100 | [diff] [blame] | 391 | #define BL2_BASE (BL1_RW_BASE - PLAT_ARM_MAX_BL2_SIZE) |
| 392 | #define BL2_LIMIT BL1_RW_BASE |
David Wang | 0ba499f | 2016-03-07 11:02:57 +0800 | [diff] [blame] | 393 | #endif |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 394 | |
| 395 | /******************************************************************************* |
Juan Castillo | 7d19941 | 2015-12-14 09:35:25 +0000 | [diff] [blame] | 396 | * BL31 specific defines. |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 397 | ******************************************************************************/ |
David Wang | 0ba499f | 2016-03-07 11:02:57 +0800 | [diff] [blame] | 398 | #if ARM_BL31_IN_DRAM |
| 399 | /* |
| 400 | * Put BL31 at the bottom of TZC secured DRAM |
| 401 | */ |
| 402 | #define BL31_BASE ARM_AP_TZC_DRAM1_BASE |
| 403 | #define BL31_LIMIT (ARM_AP_TZC_DRAM1_BASE + \ |
| 404 | PLAT_ARM_MAX_BL31_SIZE) |
Qixiang Xu | a5f7281 | 2017-08-31 11:45:32 +0800 | [diff] [blame] | 405 | #elif (RESET_TO_BL31) |
Soby Mathew | c5e1745 | 2019-01-07 14:07:58 +0000 | [diff] [blame] | 406 | |
| 407 | # if ENABLE_PIE |
Qixiang Xu | a5f7281 | 2017-08-31 11:45:32 +0800 | [diff] [blame] | 408 | /* |
Soby Mathew | 68e6928 | 2018-12-12 14:13:52 +0000 | [diff] [blame] | 409 | * Since this is PIE, we can define BL31_BASE to 0x0 since this macro is solely |
Soby Mathew | c5e1745 | 2019-01-07 14:07:58 +0000 | [diff] [blame] | 410 | * used for building BL31 and not used for loading BL31. |
Qixiang Xu | a5f7281 | 2017-08-31 11:45:32 +0800 | [diff] [blame] | 411 | */ |
Soby Mathew | c5e1745 | 2019-01-07 14:07:58 +0000 | [diff] [blame] | 412 | # define BL31_BASE 0x0 |
| 413 | # define BL31_LIMIT PLAT_ARM_MAX_BL31_SIZE |
| 414 | # else |
| 415 | /* Put BL31_BASE in the middle of the Trusted SRAM.*/ |
| 416 | # define BL31_BASE (ARM_TRUSTED_SRAM_BASE + \ |
| 417 | (PLAT_ARM_TRUSTED_SRAM_SIZE >> 1)) |
| 418 | # define BL31_LIMIT (ARM_BL_RAM_BASE + ARM_BL_RAM_SIZE) |
| 419 | # endif /* ENABLE_PIE */ |
| 420 | |
David Wang | 0ba499f | 2016-03-07 11:02:57 +0800 | [diff] [blame] | 421 | #else |
Soby Mathew | af14b46 | 2018-06-01 16:53:38 +0100 | [diff] [blame] | 422 | /* Put BL31 below BL2 in the Trusted SRAM.*/ |
| 423 | #define BL31_BASE ((ARM_BL_RAM_BASE + ARM_BL_RAM_SIZE)\ |
| 424 | - PLAT_ARM_MAX_BL31_SIZE) |
| 425 | #define BL31_PROGBITS_LIMIT BL2_BASE |
Dimitris Papastamos | 2583649 | 2018-06-11 11:07:58 +0100 | [diff] [blame] | 426 | /* |
| 427 | * For BL2_AT_EL3 make sure the BL31 can grow up until BL2_BASE. This is |
| 428 | * because in the BL2_AT_EL3 configuration, BL2 is always resident. |
| 429 | */ |
| 430 | #if BL2_AT_EL3 |
| 431 | #define BL31_LIMIT BL2_BASE |
| 432 | #else |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 433 | #define BL31_LIMIT (ARM_BL_RAM_BASE + ARM_BL_RAM_SIZE) |
David Wang | 0ba499f | 2016-03-07 11:02:57 +0800 | [diff] [blame] | 434 | #endif |
Dimitris Papastamos | 2583649 | 2018-06-11 11:07:58 +0100 | [diff] [blame] | 435 | #endif |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 436 | |
Julius Werner | 8e0ef0f | 2019-07-09 14:02:43 -0700 | [diff] [blame] | 437 | #if !defined(__aarch64__) || JUNO_AARCH32_EL3_RUNTIME |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 438 | /******************************************************************************* |
Soby Mathew | bf16923 | 2017-11-14 14:10:10 +0000 | [diff] [blame] | 439 | * BL32 specific defines for EL3 runtime in AArch32 mode |
| 440 | ******************************************************************************/ |
| 441 | # if RESET_TO_SP_MIN && !JUNO_AARCH32_EL3_RUNTIME |
Soby Mathew | af14b46 | 2018-06-01 16:53:38 +0100 | [diff] [blame] | 442 | /* |
| 443 | * SP_MIN is the only BL image in SRAM. Allocate the whole of SRAM (excluding |
| 444 | * the page reserved for fw_configs) to BL32 |
| 445 | */ |
Sathees Balya | 9095009 | 2018-11-15 14:22:30 +0000 | [diff] [blame] | 446 | # define BL32_BASE ARM_FW_CONFIG_LIMIT |
Soby Mathew | bf16923 | 2017-11-14 14:10:10 +0000 | [diff] [blame] | 447 | # define BL32_LIMIT (ARM_BL_RAM_BASE + ARM_BL_RAM_SIZE) |
| 448 | # else |
Soby Mathew | af14b46 | 2018-06-01 16:53:38 +0100 | [diff] [blame] | 449 | /* Put BL32 below BL2 in the Trusted SRAM.*/ |
| 450 | # define BL32_BASE ((ARM_BL_RAM_BASE + ARM_BL_RAM_SIZE)\ |
| 451 | - PLAT_ARM_MAX_BL32_SIZE) |
| 452 | # define BL32_PROGBITS_LIMIT BL2_BASE |
Soby Mathew | bf16923 | 2017-11-14 14:10:10 +0000 | [diff] [blame] | 453 | # define BL32_LIMIT (ARM_BL_RAM_BASE + ARM_BL_RAM_SIZE) |
| 454 | # endif /* RESET_TO_SP_MIN && !JUNO_AARCH32_EL3_RUNTIME */ |
| 455 | |
| 456 | #else |
| 457 | /******************************************************************************* |
| 458 | * BL32 specific defines for EL3 runtime in AArch64 mode |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 459 | ******************************************************************************/ |
| 460 | /* |
| 461 | * On ARM standard platforms, the TSP can execute from Trusted SRAM, |
| 462 | * Trusted DRAM (if available) or the DRAM region secured by the TrustZone |
| 463 | * controller. |
| 464 | */ |
Soby Mathew | bf16923 | 2017-11-14 14:10:10 +0000 | [diff] [blame] | 465 | # if ENABLE_SPM |
| 466 | # define TSP_SEC_MEM_BASE (ARM_AP_TZC_DRAM1_BASE + ULL(0x200000)) |
| 467 | # define TSP_SEC_MEM_SIZE (ARM_AP_TZC_DRAM1_SIZE - ULL(0x200000)) |
| 468 | # define BL32_BASE (ARM_AP_TZC_DRAM1_BASE + ULL(0x200000)) |
| 469 | # define BL32_LIMIT (ARM_AP_TZC_DRAM1_BASE + \ |
Antonio Nino Diaz | 7289f92 | 2017-11-09 11:34:09 +0000 | [diff] [blame] | 470 | ARM_AP_TZC_DRAM1_SIZE) |
Soby Mathew | bf16923 | 2017-11-14 14:10:10 +0000 | [diff] [blame] | 471 | # elif ARM_BL31_IN_DRAM |
| 472 | # define TSP_SEC_MEM_BASE (ARM_AP_TZC_DRAM1_BASE + \ |
David Wang | 0ba499f | 2016-03-07 11:02:57 +0800 | [diff] [blame] | 473 | PLAT_ARM_MAX_BL31_SIZE) |
Soby Mathew | bf16923 | 2017-11-14 14:10:10 +0000 | [diff] [blame] | 474 | # define TSP_SEC_MEM_SIZE (ARM_AP_TZC_DRAM1_SIZE - \ |
David Wang | 0ba499f | 2016-03-07 11:02:57 +0800 | [diff] [blame] | 475 | PLAT_ARM_MAX_BL31_SIZE) |
Soby Mathew | bf16923 | 2017-11-14 14:10:10 +0000 | [diff] [blame] | 476 | # define BL32_BASE (ARM_AP_TZC_DRAM1_BASE + \ |
David Wang | 0ba499f | 2016-03-07 11:02:57 +0800 | [diff] [blame] | 477 | PLAT_ARM_MAX_BL31_SIZE) |
Soby Mathew | bf16923 | 2017-11-14 14:10:10 +0000 | [diff] [blame] | 478 | # define BL32_LIMIT (ARM_AP_TZC_DRAM1_BASE + \ |
David Wang | 0ba499f | 2016-03-07 11:02:57 +0800 | [diff] [blame] | 479 | ARM_AP_TZC_DRAM1_SIZE) |
Soby Mathew | bf16923 | 2017-11-14 14:10:10 +0000 | [diff] [blame] | 480 | # elif ARM_TSP_RAM_LOCATION_ID == ARM_TRUSTED_SRAM_ID |
| 481 | # define TSP_SEC_MEM_BASE ARM_BL_RAM_BASE |
| 482 | # define TSP_SEC_MEM_SIZE ARM_BL_RAM_SIZE |
Soby Mathew | af14b46 | 2018-06-01 16:53:38 +0100 | [diff] [blame] | 483 | # define TSP_PROGBITS_LIMIT BL31_BASE |
Sathees Balya | 9095009 | 2018-11-15 14:22:30 +0000 | [diff] [blame] | 484 | # define BL32_BASE ARM_FW_CONFIG_LIMIT |
Soby Mathew | bf16923 | 2017-11-14 14:10:10 +0000 | [diff] [blame] | 485 | # define BL32_LIMIT BL31_BASE |
| 486 | # elif ARM_TSP_RAM_LOCATION_ID == ARM_TRUSTED_DRAM_ID |
| 487 | # define TSP_SEC_MEM_BASE PLAT_ARM_TRUSTED_DRAM_BASE |
| 488 | # define TSP_SEC_MEM_SIZE PLAT_ARM_TRUSTED_DRAM_SIZE |
| 489 | # define BL32_BASE PLAT_ARM_TRUSTED_DRAM_BASE |
| 490 | # define BL32_LIMIT (PLAT_ARM_TRUSTED_DRAM_BASE \ |
Antonio Nino Diaz | ab5d2b1 | 2018-10-30 16:12:32 +0000 | [diff] [blame] | 491 | + (UL(1) << 21)) |
Soby Mathew | bf16923 | 2017-11-14 14:10:10 +0000 | [diff] [blame] | 492 | # elif ARM_TSP_RAM_LOCATION_ID == ARM_DRAM_ID |
| 493 | # define TSP_SEC_MEM_BASE ARM_AP_TZC_DRAM1_BASE |
| 494 | # define TSP_SEC_MEM_SIZE ARM_AP_TZC_DRAM1_SIZE |
| 495 | # define BL32_BASE ARM_AP_TZC_DRAM1_BASE |
| 496 | # define BL32_LIMIT (ARM_AP_TZC_DRAM1_BASE + \ |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 497 | ARM_AP_TZC_DRAM1_SIZE) |
Soby Mathew | bf16923 | 2017-11-14 14:10:10 +0000 | [diff] [blame] | 498 | # else |
| 499 | # error "Unsupported ARM_TSP_RAM_LOCATION_ID value" |
| 500 | # endif |
Julius Werner | 8e0ef0f | 2019-07-09 14:02:43 -0700 | [diff] [blame] | 501 | #endif /* !__aarch64__ || JUNO_AARCH32_EL3_RUNTIME */ |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 502 | |
Antonio Nino Diaz | 7289f92 | 2017-11-09 11:34:09 +0000 | [diff] [blame] | 503 | /* |
| 504 | * BL32 is mandatory in AArch32. In AArch64, undefine BL32_BASE if there is no |
| 505 | * SPD and no SPM, as they are the only ones that can be used as BL32. |
| 506 | */ |
Julius Werner | 8e0ef0f | 2019-07-09 14:02:43 -0700 | [diff] [blame] | 507 | #if defined(__aarch64__) && !JUNO_AARCH32_EL3_RUNTIME |
Antonio Nino Diaz | 7289f92 | 2017-11-09 11:34:09 +0000 | [diff] [blame] | 508 | # if defined(SPD_none) && !ENABLE_SPM |
| 509 | # undef BL32_BASE |
Soby Mathew | bf16923 | 2017-11-14 14:10:10 +0000 | [diff] [blame] | 510 | # endif /* defined(SPD_none) && !ENABLE_SPM */ |
Julius Werner | 8e0ef0f | 2019-07-09 14:02:43 -0700 | [diff] [blame] | 511 | #endif /* defined(__aarch64__) && !JUNO_AARCH32_EL3_RUNTIME */ |
Antonio Nino Diaz | e4fa370 | 2016-04-05 11:38:49 +0100 | [diff] [blame] | 512 | |
Yatharth Kochar | 736a3bf | 2015-10-11 14:14:55 +0100 | [diff] [blame] | 513 | /******************************************************************************* |
| 514 | * FWU Images: NS_BL1U, BL2U & NS_BL2U defines. |
| 515 | ******************************************************************************/ |
| 516 | #define BL2U_BASE BL2_BASE |
Soby Mathew | bf16923 | 2017-11-14 14:10:10 +0000 | [diff] [blame] | 517 | #define BL2U_LIMIT BL2_LIMIT |
| 518 | |
Yatharth Kochar | 736a3bf | 2015-10-11 14:14:55 +0100 | [diff] [blame] | 519 | #define NS_BL2U_BASE ARM_NS_DRAM1_BASE |
Antonio Nino Diaz | ab5d2b1 | 2018-10-30 16:12:32 +0000 | [diff] [blame] | 520 | #define NS_BL1U_BASE (PLAT_ARM_NVM_BASE + UL(0x03EB8000)) |
Yatharth Kochar | 736a3bf | 2015-10-11 14:14:55 +0100 | [diff] [blame] | 521 | |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 522 | /* |
| 523 | * ID of the secure physical generic timer interrupt used by the TSP. |
| 524 | */ |
| 525 | #define TSP_IRQ_SEC_PHY_TIMER ARM_IRQ_SEC_PHY_TIMER |
| 526 | |
| 527 | |
Vikram Kanigiri | d79214c | 2015-09-09 10:52:13 +0100 | [diff] [blame] | 528 | /* |
| 529 | * One cache line needed for bakery locks on ARM platforms |
| 530 | */ |
| 531 | #define PLAT_PERCPU_BAKERY_LOCK_SIZE (1 * CACHE_WRITEBACK_GRANULE) |
| 532 | |
Jeenu Viswambharan | b183745 | 2017-10-24 11:47:13 +0100 | [diff] [blame] | 533 | /* Priority levels for ARM platforms */ |
Jeenu Viswambharan | a5b5b8d | 2018-02-06 12:21:39 +0000 | [diff] [blame] | 534 | #define PLAT_RAS_PRI 0x10 |
Jeenu Viswambharan | b183745 | 2017-10-24 11:47:13 +0100 | [diff] [blame] | 535 | #define PLAT_SDEI_CRITICAL_PRI 0x60 |
| 536 | #define PLAT_SDEI_NORMAL_PRI 0x70 |
| 537 | |
| 538 | /* ARM platforms use 3 upper bits of secure interrupt priority */ |
| 539 | #define ARM_PRI_BITS 3 |
Vikram Kanigiri | d79214c | 2015-09-09 10:52:13 +0100 | [diff] [blame] | 540 | |
Jeenu Viswambharan | a5acc0a | 2017-09-22 08:32:10 +0100 | [diff] [blame] | 541 | /* SGI used for SDEI signalling */ |
| 542 | #define ARM_SDEI_SGI ARM_IRQ_SEC_SGI_0 |
| 543 | |
| 544 | /* ARM SDEI dynamic private event numbers */ |
| 545 | #define ARM_SDEI_DP_EVENT_0 1000 |
| 546 | #define ARM_SDEI_DP_EVENT_1 1001 |
| 547 | #define ARM_SDEI_DP_EVENT_2 1002 |
| 548 | |
| 549 | /* ARM SDEI dynamic shared event numbers */ |
| 550 | #define ARM_SDEI_DS_EVENT_0 2000 |
| 551 | #define ARM_SDEI_DS_EVENT_1 2001 |
| 552 | #define ARM_SDEI_DS_EVENT_2 2002 |
| 553 | |
Jeenu Viswambharan | 6e28446 | 2017-12-08 10:38:24 +0000 | [diff] [blame] | 554 | #define ARM_SDEI_PRIVATE_EVENTS \ |
| 555 | SDEI_DEFINE_EVENT_0(ARM_SDEI_SGI), \ |
| 556 | SDEI_PRIVATE_EVENT(ARM_SDEI_DP_EVENT_0, SDEI_DYN_IRQ, SDEI_MAPF_DYNAMIC), \ |
| 557 | SDEI_PRIVATE_EVENT(ARM_SDEI_DP_EVENT_1, SDEI_DYN_IRQ, SDEI_MAPF_DYNAMIC), \ |
| 558 | SDEI_PRIVATE_EVENT(ARM_SDEI_DP_EVENT_2, SDEI_DYN_IRQ, SDEI_MAPF_DYNAMIC) |
| 559 | |
| 560 | #define ARM_SDEI_SHARED_EVENTS \ |
| 561 | SDEI_SHARED_EVENT(ARM_SDEI_DS_EVENT_0, SDEI_DYN_IRQ, SDEI_MAPF_DYNAMIC), \ |
| 562 | SDEI_SHARED_EVENT(ARM_SDEI_DS_EVENT_1, SDEI_DYN_IRQ, SDEI_MAPF_DYNAMIC), \ |
| 563 | SDEI_SHARED_EVENT(ARM_SDEI_DS_EVENT_2, SDEI_DYN_IRQ, SDEI_MAPF_DYNAMIC) |
| 564 | |
Antonio Nino Diaz | 6f3ccc5 | 2018-07-20 09:17:26 +0100 | [diff] [blame] | 565 | #endif /* ARM_DEF_H */ |