blob: 7e759d8198cbe3110baeabd6a614922d9374cfca [file] [log] [blame]
Soby Mathewc6820d12016-05-09 17:49:55 +01001/*
Boyan Karatotev6e2fd8b2023-02-13 16:38:37 +00002 * Copyright (c) 2016-2023, Arm Limited and Contributors. All rights reserved.
Soby Mathewc6820d12016-05-09 17:49:55 +01003 *
dp-armfa3cf0b2017-05-03 09:38:09 +01004 * SPDX-License-Identifier: BSD-3-Clause
Soby Mathewc6820d12016-05-09 17:49:55 +01005 */
6
Antonio Nino Diaz5eb88372018-11-08 10:20:19 +00007#ifndef ARCH_H
8#define ARCH_H
Soby Mathewc6820d12016-05-09 17:49:55 +01009
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000010#include <lib/utils_def.h>
Isla Mitchell02c63072017-07-21 14:44:36 +010011
Soby Mathewc6820d12016-05-09 17:49:55 +010012/*******************************************************************************
13 * MIDR bit definitions
14 ******************************************************************************/
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +010015#define MIDR_IMPL_MASK U(0xff)
16#define MIDR_IMPL_SHIFT U(24)
17#define MIDR_VAR_SHIFT U(20)
18#define MIDR_VAR_BITS U(4)
Sona Mathew7fe03522022-11-18 18:05:38 -060019#define MIDR_VAR_MASK U(0xf)
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +010020#define MIDR_REV_SHIFT U(0)
21#define MIDR_REV_BITS U(4)
Sona Mathew7fe03522022-11-18 18:05:38 -060022#define MIDR_REV_MASK U(0xf)
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +010023#define MIDR_PN_MASK U(0xfff)
24#define MIDR_PN_SHIFT U(4)
Soby Mathewc6820d12016-05-09 17:49:55 +010025
26/*******************************************************************************
27 * MPIDR macros
28 ******************************************************************************/
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +010029#define MPIDR_MT_MASK (U(1) << 24)
Soby Mathewc6820d12016-05-09 17:49:55 +010030#define MPIDR_CPU_MASK MPIDR_AFFLVL_MASK
31#define MPIDR_CLUSTER_MASK (MPIDR_AFFLVL_MASK << MPIDR_AFFINITY_BITS)
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +010032#define MPIDR_AFFINITY_BITS U(8)
33#define MPIDR_AFFLVL_MASK U(0xff)
34#define MPIDR_AFFLVL_SHIFT U(3)
35#define MPIDR_AFF0_SHIFT U(0)
36#define MPIDR_AFF1_SHIFT U(8)
37#define MPIDR_AFF2_SHIFT U(16)
Antonio Nino Diaz8257f5b2018-11-22 15:53:17 +000038#define MPIDR_AFF_SHIFT(_n) MPIDR_AFF##_n##_SHIFT
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +010039#define MPIDR_AFFINITY_MASK U(0x00ffffff)
40#define MPIDR_AFFLVL0 U(0)
41#define MPIDR_AFFLVL1 U(1)
42#define MPIDR_AFFLVL2 U(2)
Antonio Nino Diaz8257f5b2018-11-22 15:53:17 +000043#define MPIDR_AFFLVL(_n) MPIDR_AFFLVL##_n
Soby Mathewc6820d12016-05-09 17:49:55 +010044
45#define MPIDR_AFFLVL0_VAL(mpidr) \
46 (((mpidr) >> MPIDR_AFF0_SHIFT) & MPIDR_AFFLVL_MASK)
47#define MPIDR_AFFLVL1_VAL(mpidr) \
48 (((mpidr) >> MPIDR_AFF1_SHIFT) & MPIDR_AFFLVL_MASK)
49#define MPIDR_AFFLVL2_VAL(mpidr) \
50 (((mpidr) >> MPIDR_AFF2_SHIFT) & MPIDR_AFFLVL_MASK)
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +010051#define MPIDR_AFFLVL3_VAL(mpidr) U(0)
Soby Mathewc6820d12016-05-09 17:49:55 +010052
Antonio Nino Diaz8257f5b2018-11-22 15:53:17 +000053#define MPIDR_AFF_ID(mpid, n) \
54 (((mpid) >> MPIDR_AFF_SHIFT(n)) & MPIDR_AFFLVL_MASK)
55
56#define MPID_MASK (MPIDR_MT_MASK |\
57 (MPIDR_AFFLVL_MASK << MPIDR_AFF2_SHIFT)|\
58 (MPIDR_AFFLVL_MASK << MPIDR_AFF1_SHIFT)|\
59 (MPIDR_AFFLVL_MASK << MPIDR_AFF0_SHIFT))
60
61/*
62 * An invalid MPID. This value can be used by functions that return an MPID to
63 * indicate an error.
64 */
65#define INVALID_MPID U(0xFFFFFFFF)
66
Soby Mathewc6820d12016-05-09 17:49:55 +010067/*
68 * The MPIDR_MAX_AFFLVL count starts from 0. Take care to
69 * add one while using this macro to define array sizes.
70 */
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +010071#define MPIDR_MAX_AFFLVL U(2)
Soby Mathewc6820d12016-05-09 17:49:55 +010072
73/* Data Cache set/way op type defines */
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +010074#define DC_OP_ISW U(0x0)
75#define DC_OP_CISW U(0x1)
Ambroise Vincentf5fdfbc2019-02-21 14:16:24 +000076#if ERRATA_A53_827319
77#define DC_OP_CSW DC_OP_CISW
78#else
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +010079#define DC_OP_CSW U(0x2)
Ambroise Vincentf5fdfbc2019-02-21 14:16:24 +000080#endif
Soby Mathewc6820d12016-05-09 17:49:55 +010081
82/*******************************************************************************
83 * Generic timer memory mapped registers & offsets
84 ******************************************************************************/
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +010085#define CNTCR_OFF U(0x000)
Yann Gautier007d7452019-04-17 13:47:07 +020086/* Counter Count Value Lower register */
87#define CNTCVL_OFF U(0x008)
88/* Counter Count Value Upper register */
89#define CNTCVU_OFF U(0x00C)
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +010090#define CNTFID_OFF U(0x020)
Soby Mathewc6820d12016-05-09 17:49:55 +010091
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +010092#define CNTCR_EN (U(1) << 0)
93#define CNTCR_HDBG (U(1) << 1)
Soby Mathewc6820d12016-05-09 17:49:55 +010094#define CNTCR_FCREQ(x) ((x) << 8)
95
96/*******************************************************************************
97 * System register bit definitions
98 ******************************************************************************/
99/* CLIDR definitions */
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +0100100#define LOUIS_SHIFT U(21)
101#define LOC_SHIFT U(24)
102#define CLIDR_FIELD_WIDTH U(3)
Soby Mathewc6820d12016-05-09 17:49:55 +0100103
104/* CSSELR definitions */
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +0100105#define LEVEL_SHIFT U(1)
Soby Mathewc6820d12016-05-09 17:49:55 +0100106
Boyan Karatotev05504ba2023-02-15 13:21:50 +0000107/* ID_DFR0 definitions */
108#define ID_DFR0_PERFMON_SHIFT U(24)
109#define ID_DFR0_PERFMON_MASK U(0xf)
110#define ID_DFR0_PERFMON_PMUV3 U(3)
111#define ID_DFR0_PERFMON_PMUV3P5 U(6)
Manish V Badarkhef7ee0642021-07-07 16:27:10 +0100112#define ID_DFR0_COPTRC_SHIFT U(12)
113#define ID_DFR0_COPTRC_MASK U(0xf)
114#define ID_DFR0_COPTRC_SUPPORTED U(1)
115#define ID_DFR0_COPTRC_LENGTH U(4)
Manish V Badarkhe8ce33942021-07-18 02:26:27 +0100116#define ID_DFR0_TRACEFILT_SHIFT U(28)
117#define ID_DFR0_TRACEFILT_MASK U(0xf)
118#define ID_DFR0_TRACEFILT_SUPPORTED U(1)
119#define ID_DFR0_TRACEFILT_LENGTH U(4)
Manish V Badarkhef7ee0642021-07-07 16:27:10 +0100120
Javier Almansa Sobrinof3a4c542020-11-23 18:38:15 +0000121/* ID_DFR1_EL1 definitions */
122#define ID_DFR1_MTPMU_SHIFT U(0)
123#define ID_DFR1_MTPMU_MASK U(0xf)
124#define ID_DFR1_MTPMU_SUPPORTED U(1)
Boyan Karatotev677ed8a2023-02-16 09:45:29 +0000125#define ID_DFR1_MTPMU_DISABLED U(15)
Javier Almansa Sobrinof3a4c542020-11-23 18:38:15 +0000126
Andre Przywara54d57912023-05-23 13:56:55 +0100127/* ID_MMFR3 definitions */
128#define ID_MMFR3_PAN_SHIFT U(16)
129#define ID_MMFR3_PAN_MASK U(0xf)
130
Antonio Nino Diazc326c342019-01-11 11:20:10 +0000131/* ID_MMFR4 definitions */
132#define ID_MMFR4_CNP_SHIFT U(12)
133#define ID_MMFR4_CNP_LENGTH U(4)
134#define ID_MMFR4_CNP_MASK U(0xf)
135
johpow0174b7e442021-12-01 13:18:30 -0600136#define ID_MMFR4_CCIDX_SHIFT U(24)
137#define ID_MMFR4_CCIDX_LENGTH U(4)
138#define ID_MMFR4_CCIDX_MASK U(0xf)
139
Antonio Nino Diazc326c342019-01-11 11:20:10 +0000140/* ID_PFR0 definitions */
Dimitris Papastamosdda48b02017-10-17 14:03:14 +0100141#define ID_PFR0_AMU_SHIFT U(20)
142#define ID_PFR0_AMU_LENGTH U(4)
143#define ID_PFR0_AMU_MASK U(0xf)
johpow01fa59c6f2020-10-02 13:41:11 -0500144#define ID_PFR0_AMU_NOT_SUPPORTED U(0x0)
145#define ID_PFR0_AMU_V1 U(0x1)
146#define ID_PFR0_AMU_V1P1 U(0x2)
Dimitris Papastamosdda48b02017-10-17 14:03:14 +0100147
Sathees Balya0911df12018-12-06 13:33:24 +0000148#define ID_PFR0_DIT_SHIFT U(24)
149#define ID_PFR0_DIT_LENGTH U(4)
150#define ID_PFR0_DIT_MASK U(0xf)
151#define ID_PFR0_DIT_SUPPORTED (U(1) << ID_PFR0_DIT_SHIFT)
152
Soby Mathewc6820d12016-05-09 17:49:55 +0100153/* ID_PFR1 definitions */
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +0100154#define ID_PFR1_VIRTEXT_SHIFT U(12)
155#define ID_PFR1_VIRTEXT_MASK U(0xf)
Soby Mathewc6820d12016-05-09 17:49:55 +0100156#define GET_VIRT_EXT(id) (((id) >> ID_PFR1_VIRTEXT_SHIFT) \
157 & ID_PFR1_VIRTEXT_MASK)
Antonio Nino Diazd29d21e2019-02-06 09:23:04 +0000158#define ID_PFR1_GENTIMER_SHIFT U(16)
159#define ID_PFR1_GENTIMER_MASK U(0xf)
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +0100160#define ID_PFR1_GIC_SHIFT U(28)
161#define ID_PFR1_GIC_MASK U(0xf)
Javier Almansa Sobrinof3a4c542020-11-23 18:38:15 +0000162#define ID_PFR1_SEC_SHIFT U(4)
163#define ID_PFR1_SEC_MASK U(0xf)
164#define ID_PFR1_ELx_ENABLED U(1)
Soby Mathewc6820d12016-05-09 17:49:55 +0100165
Manish Pandey5cfe5152024-01-09 15:55:20 +0000166/* ID_PFR2 definitions */
167#define ID_PFR2_SSBS_SHIFT U(4)
168#define ID_PFR2_SSBS_MASK U(0xf)
169#define SSBS_UNAVAILABLE U(0)
170
Soby Mathewc6820d12016-05-09 17:49:55 +0100171/* SCTLR definitions */
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +0100172#define SCTLR_RES1_DEF ((U(1) << 23) | (U(1) << 22) | (U(1) << 4) | \
173 (U(1) << 3))
Etienne Carriere70a004b2017-11-05 22:56:03 +0100174#if ARM_ARCH_MAJOR == 7
175#define SCTLR_RES1 SCTLR_RES1_DEF
176#else
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +0100177#define SCTLR_RES1 (SCTLR_RES1_DEF | (U(1) << 11))
Etienne Carriere70a004b2017-11-05 22:56:03 +0100178#endif
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +0100179#define SCTLR_M_BIT (U(1) << 0)
180#define SCTLR_A_BIT (U(1) << 1)
181#define SCTLR_C_BIT (U(1) << 2)
182#define SCTLR_CP15BEN_BIT (U(1) << 5)
183#define SCTLR_ITD_BIT (U(1) << 7)
184#define SCTLR_Z_BIT (U(1) << 11)
185#define SCTLR_I_BIT (U(1) << 12)
186#define SCTLR_V_BIT (U(1) << 13)
187#define SCTLR_RR_BIT (U(1) << 14)
188#define SCTLR_NTWI_BIT (U(1) << 16)
189#define SCTLR_NTWE_BIT (U(1) << 18)
190#define SCTLR_WXN_BIT (U(1) << 19)
191#define SCTLR_UWXN_BIT (U(1) << 20)
192#define SCTLR_EE_BIT (U(1) << 25)
193#define SCTLR_TRE_BIT (U(1) << 28)
194#define SCTLR_AFE_BIT (U(1) << 29)
195#define SCTLR_TE_BIT (U(1) << 30)
Jeenu Viswambharanaa00aff2018-11-15 11:38:03 +0000196#define SCTLR_DSSBS_BIT (U(1) << 31)
johpow0174b7e442021-12-01 13:18:30 -0600197#define SCTLR_RESET_VAL (SCTLR_RES1 | SCTLR_NTWE_BIT | \
David Cunadofee86532017-04-13 22:38:29 +0100198 SCTLR_NTWI_BIT | SCTLR_CP15BEN_BIT)
Soby Mathewc6820d12016-05-09 17:49:55 +0100199
dp-arm595d0d52017-02-08 11:51:50 +0000200/* SDCR definitions */
201#define SDCR_SPD(x) ((x) << 14)
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +0100202#define SDCR_SPD_LEGACY U(0x0)
203#define SDCR_SPD_DISABLE U(0x2)
204#define SDCR_SPD_ENABLE U(0x3)
Alexei Fedorov9074dea2019-08-20 15:22:44 +0100205#define SDCR_SPME_BIT (U(1) << 17)
Boyan Karatotev6e2fd8b2023-02-13 16:38:37 +0000206#define SDCR_TTRF_BIT (U(1) << 19)
207#define SDCR_SCCD_BIT (U(1) << 23)
Javier Almansa Sobrinof3a4c542020-11-23 18:38:15 +0000208#define SDCR_MTPME_BIT (U(1) << 28)
Boyan Karatotev6e2fd8b2023-02-13 16:38:37 +0000209#define SDCR_RESET_VAL U(0x0)
dp-arm595d0d52017-02-08 11:51:50 +0000210
Soby Mathewc6820d12016-05-09 17:49:55 +0100211/* HSCTLR definitions */
Antonio Nino Diaz8257f5b2018-11-22 15:53:17 +0000212#define HSCTLR_RES1 ((U(1) << 29) | (U(1) << 28) | (U(1) << 23) | \
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +0100213 (U(1) << 22) | (U(1) << 18) | (U(1) << 16) | \
214 (U(1) << 11) | (U(1) << 4) | (U(1) << 3))
215
216#define HSCTLR_M_BIT (U(1) << 0)
217#define HSCTLR_A_BIT (U(1) << 1)
218#define HSCTLR_C_BIT (U(1) << 2)
219#define HSCTLR_CP15BEN_BIT (U(1) << 5)
220#define HSCTLR_ITD_BIT (U(1) << 7)
221#define HSCTLR_SED_BIT (U(1) << 8)
222#define HSCTLR_I_BIT (U(1) << 12)
223#define HSCTLR_WXN_BIT (U(1) << 19)
224#define HSCTLR_EE_BIT (U(1) << 25)
225#define HSCTLR_TE_BIT (U(1) << 30)
Soby Mathewc6820d12016-05-09 17:49:55 +0100226
227/* CPACR definitions */
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +0100228#define CPACR_FPEN(x) ((x) << 20)
Jimmy Brissoned202072020-08-04 16:18:52 -0500229#define CPACR_FP_TRAP_PL0 UL(0x1)
230#define CPACR_FP_TRAP_ALL UL(0x2)
231#define CPACR_FP_TRAP_NONE UL(0x3)
Soby Mathewc6820d12016-05-09 17:49:55 +0100232
233/* SCR definitions */
Jimmy Brissoned202072020-08-04 16:18:52 -0500234#define SCR_TWE_BIT (UL(1) << 13)
235#define SCR_TWI_BIT (UL(1) << 12)
236#define SCR_SIF_BIT (UL(1) << 9)
237#define SCR_HCE_BIT (UL(1) << 8)
238#define SCR_SCD_BIT (UL(1) << 7)
239#define SCR_NET_BIT (UL(1) << 6)
240#define SCR_AW_BIT (UL(1) << 5)
241#define SCR_FW_BIT (UL(1) << 4)
242#define SCR_EA_BIT (UL(1) << 3)
243#define SCR_FIQ_BIT (UL(1) << 2)
244#define SCR_IRQ_BIT (UL(1) << 1)
245#define SCR_NS_BIT (UL(1) << 0)
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +0100246#define SCR_VALID_BIT_MASK U(0x33ff)
247#define SCR_RESET_VAL U(0x0)
Soby Mathewc6820d12016-05-09 17:49:55 +0100248
249#define GET_NS_BIT(scr) ((scr) & SCR_NS_BIT)
250
251/* HCR definitions */
Antonio Nino Diaz8257f5b2018-11-22 15:53:17 +0000252#define HCR_TGE_BIT (U(1) << 27)
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +0100253#define HCR_AMO_BIT (U(1) << 5)
254#define HCR_IMO_BIT (U(1) << 4)
255#define HCR_FMO_BIT (U(1) << 3)
256#define HCR_RESET_VAL U(0x0)
Soby Mathewc6820d12016-05-09 17:49:55 +0100257
258/* CNTHCTL definitions */
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +0100259#define CNTHCTL_RESET_VAL U(0x0)
260#define PL1PCEN_BIT (U(1) << 1)
261#define PL1PCTEN_BIT (U(1) << 0)
Soby Mathewc6820d12016-05-09 17:49:55 +0100262
263/* CNTKCTL definitions */
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +0100264#define PL0PTEN_BIT (U(1) << 9)
265#define PL0VTEN_BIT (U(1) << 8)
266#define PL0PCTEN_BIT (U(1) << 0)
267#define PL0VCTEN_BIT (U(1) << 1)
268#define EVNTEN_BIT (U(1) << 2)
269#define EVNTDIR_BIT (U(1) << 3)
270#define EVNTI_SHIFT U(4)
271#define EVNTI_MASK U(0xf)
Soby Mathewc6820d12016-05-09 17:49:55 +0100272
273/* HCPTR definitions */
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +0100274#define HCPTR_RES1 ((U(1) << 13) | (U(1) << 12) | U(0x3ff))
275#define TCPAC_BIT (U(1) << 31)
Chris Kaya5fde282021-05-26 11:58:23 +0100276#define TAM_SHIFT U(30)
277#define TAM_BIT (U(1) << TAM_SHIFT)
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +0100278#define TTA_BIT (U(1) << 20)
Sandrine Bailleux6061c452018-07-13 10:04:12 +0200279#define TCP11_BIT (U(1) << 11)
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +0100280#define TCP10_BIT (U(1) << 10)
David Cunadofee86532017-04-13 22:38:29 +0100281#define HCPTR_RESET_VAL HCPTR_RES1
282
Elyes Haouas2be03c02023-02-13 09:14:48 +0100283/* VTTBR definitions */
David Cunadofee86532017-04-13 22:38:29 +0100284#define VTTBR_RESET_VAL ULL(0x0)
285#define VTTBR_VMID_MASK ULL(0xff)
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +0100286#define VTTBR_VMID_SHIFT U(48)
287#define VTTBR_BADDR_MASK ULL(0xffffffffffff)
288#define VTTBR_BADDR_SHIFT U(0)
David Cunadofee86532017-04-13 22:38:29 +0100289
290/* HDCR definitions */
Javier Almansa Sobrinof3a4c542020-11-23 18:38:15 +0000291#define HDCR_MTPME_BIT (U(1) << 28)
Alexei Fedorov9074dea2019-08-20 15:22:44 +0100292#define HDCR_HLP_BIT (U(1) << 26)
293#define HDCR_HPME_BIT (U(1) << 7)
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +0100294#define HDCR_RESET_VAL U(0x0)
David Cunadofee86532017-04-13 22:38:29 +0100295
296/* HSTR definitions */
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +0100297#define HSTR_RESET_VAL U(0x0)
David Cunadofee86532017-04-13 22:38:29 +0100298
299/* CNTHP_CTL definitions */
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +0100300#define CNTHP_CTL_RESET_VAL U(0x0)
Soby Mathewc6820d12016-05-09 17:49:55 +0100301
Antonio Nino Diaz8257f5b2018-11-22 15:53:17 +0000302/* NSACR definitions */
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +0100303#define NSASEDIS_BIT (U(1) << 15)
304#define NSTRCDIS_BIT (U(1) << 20)
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +0100305#define NSACR_CP11_BIT (U(1) << 11)
306#define NSACR_CP10_BIT (U(1) << 10)
307#define NSACR_IMP_DEF_MASK (U(0x7) << 16)
David Cunadofee86532017-04-13 22:38:29 +0100308#define NSACR_ENABLE_FP_ACCESS (NSACR_CP11_BIT | NSACR_CP10_BIT)
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +0100309#define NSACR_RESET_VAL U(0x0)
Soby Mathewc6820d12016-05-09 17:49:55 +0100310
311/* CPACR definitions */
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +0100312#define ASEDIS_BIT (U(1) << 31)
313#define TRCDIS_BIT (U(1) << 28)
314#define CPACR_CP11_SHIFT U(22)
315#define CPACR_CP10_SHIFT U(20)
316#define CPACR_ENABLE_FP_ACCESS ((U(0x3) << CPACR_CP11_SHIFT) |\
317 (U(0x3) << CPACR_CP10_SHIFT))
johpow0174b7e442021-12-01 13:18:30 -0600318#define CPACR_RESET_VAL U(0x0)
Soby Mathewc6820d12016-05-09 17:49:55 +0100319
320/* FPEXC definitions */
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +0100321#define FPEXC_RES1 ((U(1) << 10) | (U(1) << 9) | (U(1) << 8))
322#define FPEXC_EN_BIT (U(1) << 30)
David Cunadofee86532017-04-13 22:38:29 +0100323#define FPEXC_RESET_VAL FPEXC_RES1
Soby Mathewc6820d12016-05-09 17:49:55 +0100324
325/* SPSR/CPSR definitions */
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +0100326#define SPSR_FIQ_BIT (U(1) << 0)
327#define SPSR_IRQ_BIT (U(1) << 1)
328#define SPSR_ABT_BIT (U(1) << 2)
329#define SPSR_AIF_SHIFT U(6)
330#define SPSR_AIF_MASK U(0x7)
Soby Mathewc6820d12016-05-09 17:49:55 +0100331
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +0100332#define SPSR_E_SHIFT U(9)
333#define SPSR_E_MASK U(0x1)
334#define SPSR_E_LITTLE U(0)
335#define SPSR_E_BIG U(1)
Soby Mathewc6820d12016-05-09 17:49:55 +0100336
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +0100337#define SPSR_T_SHIFT U(5)
338#define SPSR_T_MASK U(0x1)
339#define SPSR_T_ARM U(0)
340#define SPSR_T_THUMB U(1)
Soby Mathewc6820d12016-05-09 17:49:55 +0100341
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +0100342#define SPSR_MODE_SHIFT U(0)
343#define SPSR_MODE_MASK U(0x7)
Soby Mathewc6820d12016-05-09 17:49:55 +0100344
John Tsichritzis55534172019-07-23 11:12:41 +0100345#define SPSR_SSBS_BIT BIT_32(23)
346
Soby Mathewc6820d12016-05-09 17:49:55 +0100347#define DISABLE_ALL_EXCEPTIONS \
348 (SPSR_FIQ_BIT | SPSR_IRQ_BIT | SPSR_ABT_BIT)
349
Sathees Balya0911df12018-12-06 13:33:24 +0000350#define CPSR_DIT_BIT (U(1) << 21)
Soby Mathewc6820d12016-05-09 17:49:55 +0100351/*
352 * TTBCR definitions
353 */
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +0100354#define TTBCR_EAE_BIT (U(1) << 31)
Soby Mathewc6820d12016-05-09 17:49:55 +0100355
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +0100356#define TTBCR_SH1_NON_SHAREABLE (U(0x0) << 28)
357#define TTBCR_SH1_OUTER_SHAREABLE (U(0x2) << 28)
358#define TTBCR_SH1_INNER_SHAREABLE (U(0x3) << 28)
Soby Mathewc6820d12016-05-09 17:49:55 +0100359
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +0100360#define TTBCR_RGN1_OUTER_NC (U(0x0) << 26)
361#define TTBCR_RGN1_OUTER_WBA (U(0x1) << 26)
362#define TTBCR_RGN1_OUTER_WT (U(0x2) << 26)
363#define TTBCR_RGN1_OUTER_WBNA (U(0x3) << 26)
Soby Mathewc6820d12016-05-09 17:49:55 +0100364
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +0100365#define TTBCR_RGN1_INNER_NC (U(0x0) << 24)
366#define TTBCR_RGN1_INNER_WBA (U(0x1) << 24)
367#define TTBCR_RGN1_INNER_WT (U(0x2) << 24)
368#define TTBCR_RGN1_INNER_WBNA (U(0x3) << 24)
Soby Mathewc6820d12016-05-09 17:49:55 +0100369
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +0100370#define TTBCR_EPD1_BIT (U(1) << 23)
371#define TTBCR_A1_BIT (U(1) << 22)
Soby Mathewc6820d12016-05-09 17:49:55 +0100372
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +0100373#define TTBCR_T1SZ_SHIFT U(16)
374#define TTBCR_T1SZ_MASK U(0x7)
375#define TTBCR_TxSZ_MIN U(0)
376#define TTBCR_TxSZ_MAX U(7)
Soby Mathewc6820d12016-05-09 17:49:55 +0100377
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +0100378#define TTBCR_SH0_NON_SHAREABLE (U(0x0) << 12)
379#define TTBCR_SH0_OUTER_SHAREABLE (U(0x2) << 12)
380#define TTBCR_SH0_INNER_SHAREABLE (U(0x3) << 12)
Soby Mathewc6820d12016-05-09 17:49:55 +0100381
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +0100382#define TTBCR_RGN0_OUTER_NC (U(0x0) << 10)
383#define TTBCR_RGN0_OUTER_WBA (U(0x1) << 10)
384#define TTBCR_RGN0_OUTER_WT (U(0x2) << 10)
385#define TTBCR_RGN0_OUTER_WBNA (U(0x3) << 10)
Soby Mathewc6820d12016-05-09 17:49:55 +0100386
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +0100387#define TTBCR_RGN0_INNER_NC (U(0x0) << 8)
388#define TTBCR_RGN0_INNER_WBA (U(0x1) << 8)
389#define TTBCR_RGN0_INNER_WT (U(0x2) << 8)
390#define TTBCR_RGN0_INNER_WBNA (U(0x3) << 8)
Soby Mathewc6820d12016-05-09 17:49:55 +0100391
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +0100392#define TTBCR_EPD0_BIT (U(1) << 7)
393#define TTBCR_T0SZ_SHIFT U(0)
394#define TTBCR_T0SZ_MASK U(0x7)
Soby Mathewc6820d12016-05-09 17:49:55 +0100395
Antonio Nino Diaz128de8d2018-08-07 19:59:49 +0100396/*
397 * HTCR definitions
398 */
399#define HTCR_RES1 ((U(1) << 31) | (U(1) << 23))
400
401#define HTCR_SH0_NON_SHAREABLE (U(0x0) << 12)
402#define HTCR_SH0_OUTER_SHAREABLE (U(0x2) << 12)
403#define HTCR_SH0_INNER_SHAREABLE (U(0x3) << 12)
404
405#define HTCR_RGN0_OUTER_NC (U(0x0) << 10)
406#define HTCR_RGN0_OUTER_WBA (U(0x1) << 10)
407#define HTCR_RGN0_OUTER_WT (U(0x2) << 10)
408#define HTCR_RGN0_OUTER_WBNA (U(0x3) << 10)
409
410#define HTCR_RGN0_INNER_NC (U(0x0) << 8)
411#define HTCR_RGN0_INNER_WBA (U(0x1) << 8)
412#define HTCR_RGN0_INNER_WT (U(0x2) << 8)
413#define HTCR_RGN0_INNER_WBNA (U(0x3) << 8)
414
415#define HTCR_T0SZ_SHIFT U(0)
416#define HTCR_T0SZ_MASK U(0x7)
417
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +0100418#define MODE_RW_SHIFT U(0x4)
419#define MODE_RW_MASK U(0x1)
420#define MODE_RW_32 U(0x1)
Soby Mathewc6820d12016-05-09 17:49:55 +0100421
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +0100422#define MODE32_SHIFT U(0)
423#define MODE32_MASK U(0x1f)
424#define MODE32_usr U(0x10)
425#define MODE32_fiq U(0x11)
426#define MODE32_irq U(0x12)
427#define MODE32_svc U(0x13)
428#define MODE32_mon U(0x16)
429#define MODE32_abt U(0x17)
430#define MODE32_hyp U(0x1a)
431#define MODE32_und U(0x1b)
432#define MODE32_sys U(0x1f)
Soby Mathewc6820d12016-05-09 17:49:55 +0100433
434#define GET_M32(mode) (((mode) >> MODE32_SHIFT) & MODE32_MASK)
435
John Powella5c66362020-03-20 14:21:05 -0500436#define SPSR_MODE32(mode, isa, endian, aif) \
437( \
438 ( \
439 (MODE_RW_32 << MODE_RW_SHIFT) | \
440 (((mode) & MODE32_MASK) << MODE32_SHIFT) | \
441 (((isa) & SPSR_T_MASK) << SPSR_T_SHIFT) | \
442 (((endian) & SPSR_E_MASK) << SPSR_E_SHIFT) | \
443 (((aif) & SPSR_AIF_MASK) << SPSR_AIF_SHIFT) \
444 ) & \
445 (~(SPSR_SSBS_BIT)) \
446)
Soby Mathewc6820d12016-05-09 17:49:55 +0100447
448/*
Isla Mitchellc4a1a072017-08-07 11:20:13 +0100449 * TTBR definitions
450 */
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +0100451#define TTBR_CNP_BIT ULL(0x1)
Isla Mitchellc4a1a072017-08-07 11:20:13 +0100452
453/*
Soby Mathewc6820d12016-05-09 17:49:55 +0100454 * CTR definitions
455 */
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +0100456#define CTR_CWG_SHIFT U(24)
457#define CTR_CWG_MASK U(0xf)
458#define CTR_ERG_SHIFT U(20)
459#define CTR_ERG_MASK U(0xf)
460#define CTR_DMINLINE_SHIFT U(16)
461#define CTR_DMINLINE_WIDTH U(4)
462#define CTR_DMINLINE_MASK ((U(1) << 4) - U(1))
463#define CTR_L1IP_SHIFT U(14)
464#define CTR_L1IP_MASK U(0x3)
465#define CTR_IMINLINE_SHIFT U(0)
466#define CTR_IMINLINE_MASK U(0xf)
Soby Mathewc6820d12016-05-09 17:49:55 +0100467
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +0100468#define MAX_CACHE_LINE_SIZE U(0x800) /* 2KB */
Soby Mathewc6820d12016-05-09 17:49:55 +0100469
David Cunado5f55e282016-10-31 17:37:34 +0000470/* PMCR definitions */
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +0100471#define PMCR_N_SHIFT U(11)
472#define PMCR_N_MASK U(0x1f)
David Cunado5f55e282016-10-31 17:37:34 +0000473#define PMCR_N_BITS (PMCR_N_MASK << PMCR_N_SHIFT)
Alexei Fedorov9074dea2019-08-20 15:22:44 +0100474#define PMCR_LP_BIT (U(1) << 7)
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +0100475#define PMCR_LC_BIT (U(1) << 6)
476#define PMCR_DP_BIT (U(1) << 5)
Boyan Karatotev05504ba2023-02-15 13:21:50 +0000477#define PMCR_X_BIT (U(1) << 4)
478#define PMCR_C_BIT (U(1) << 2)
479#define PMCR_P_BIT (U(1) << 1)
480#define PMCR_E_BIT (U(1) << 0)
Alexei Fedorov9074dea2019-08-20 15:22:44 +0100481#define PMCR_RESET_VAL U(0x0)
David Cunado5f55e282016-10-31 17:37:34 +0000482
Soby Mathewc6820d12016-05-09 17:49:55 +0100483/*******************************************************************************
Antonio Nino Diazac998032017-02-27 17:23:54 +0000484 * Definitions of register offsets, fields and macros for CPU system
485 * instructions.
486 ******************************************************************************/
487
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +0100488#define TLBI_ADDR_SHIFT U(0)
489#define TLBI_ADDR_MASK U(0xFFFFF000)
Antonio Nino Diazac998032017-02-27 17:23:54 +0000490#define TLBI_ADDR(x) (((x) >> TLBI_ADDR_SHIFT) & TLBI_ADDR_MASK)
491
492/*******************************************************************************
Soby Mathewc6820d12016-05-09 17:49:55 +0100493 * Definitions of register offsets and fields in the CNTCTLBase Frame of the
494 * system level implementation of the Generic Timer.
495 ******************************************************************************/
Soby Mathew2d9f7952018-06-11 16:21:30 +0100496#define CNTCTLBASE_CNTFRQ U(0x0)
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +0100497#define CNTNSAR U(0x4)
Soby Mathewc6820d12016-05-09 17:49:55 +0100498#define CNTNSAR_NS_SHIFT(x) (x)
499
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +0100500#define CNTACR_BASE(x) (U(0x40) + ((x) << 2))
501#define CNTACR_RPCT_SHIFT U(0x0)
502#define CNTACR_RVCT_SHIFT U(0x1)
503#define CNTACR_RFRQ_SHIFT U(0x2)
504#define CNTACR_RVOFF_SHIFT U(0x3)
505#define CNTACR_RWVT_SHIFT U(0x4)
506#define CNTACR_RWPT_SHIFT U(0x5)
Soby Mathewc6820d12016-05-09 17:49:55 +0100507
Soby Mathew2d9f7952018-06-11 16:21:30 +0100508/*******************************************************************************
Antonio Nino Diaz8257f5b2018-11-22 15:53:17 +0000509 * Definitions of register offsets and fields in the CNTBaseN Frame of the
Soby Mathew2d9f7952018-06-11 16:21:30 +0100510 * system level implementation of the Generic Timer.
511 ******************************************************************************/
Antonio Nino Diaz8257f5b2018-11-22 15:53:17 +0000512/* Physical Count register. */
513#define CNTPCT_LO U(0x0)
514/* Counter Frequency register. */
515#define CNTBASEN_CNTFRQ U(0x10)
516/* Physical Timer CompareValue register. */
517#define CNTP_CVAL_LO U(0x20)
518/* Physical Timer Control register. */
519#define CNTP_CTL U(0x2c)
520
521/* Physical timer control register bit fields shifts and masks */
johpow0174b7e442021-12-01 13:18:30 -0600522#define CNTP_CTL_ENABLE_SHIFT 0
523#define CNTP_CTL_IMASK_SHIFT 1
524#define CNTP_CTL_ISTATUS_SHIFT 2
Antonio Nino Diaz8257f5b2018-11-22 15:53:17 +0000525
johpow0174b7e442021-12-01 13:18:30 -0600526#define CNTP_CTL_ENABLE_MASK U(1)
527#define CNTP_CTL_IMASK_MASK U(1)
528#define CNTP_CTL_ISTATUS_MASK U(1)
Soby Mathew2d9f7952018-06-11 16:21:30 +0100529
Soby Mathewc6820d12016-05-09 17:49:55 +0100530/* MAIR macros */
Antonio Nino Diaz8257f5b2018-11-22 15:53:17 +0000531#define MAIR0_ATTR_SET(attr, index) ((attr) << ((index) << U(3)))
532#define MAIR1_ATTR_SET(attr, index) ((attr) << (((index) - U(3)) << U(3)))
Soby Mathewc6820d12016-05-09 17:49:55 +0100533
534/* System register defines The format is: coproc, opt1, CRn, CRm, opt2 */
535#define SCR p15, 0, c1, c1, 0
536#define SCTLR p15, 0, c1, c0, 0
Etienne Carriere70a004b2017-11-05 22:56:03 +0100537#define ACTLR p15, 0, c1, c0, 1
dp-arm595d0d52017-02-08 11:51:50 +0000538#define SDCR p15, 0, c1, c3, 1
Soby Mathewc6820d12016-05-09 17:49:55 +0100539#define MPIDR p15, 0, c0, c0, 5
540#define MIDR p15, 0, c0, c0, 0
Antonio Nino Diaz8257f5b2018-11-22 15:53:17 +0000541#define HVBAR p15, 4, c12, c0, 0
Soby Mathewc6820d12016-05-09 17:49:55 +0100542#define VBAR p15, 0, c12, c0, 0
543#define MVBAR p15, 0, c12, c0, 1
544#define NSACR p15, 0, c1, c1, 2
545#define CPACR p15, 0, c1, c0, 2
546#define DCCIMVAC p15, 0, c7, c14, 1
547#define DCCMVAC p15, 0, c7, c10, 1
548#define DCIMVAC p15, 0, c7, c6, 1
549#define DCCISW p15, 0, c7, c14, 2
550#define DCCSW p15, 0, c7, c10, 2
551#define DCISW p15, 0, c7, c6, 2
552#define CTR p15, 0, c0, c0, 1
553#define CNTFRQ p15, 0, c14, c0, 0
Andre Przywara54d57912023-05-23 13:56:55 +0100554#define ID_MMFR3 p15, 0, c0, c1, 7
Antonio Nino Diazc326c342019-01-11 11:20:10 +0000555#define ID_MMFR4 p15, 0, c0, c2, 6
Manish V Badarkhef7ee0642021-07-07 16:27:10 +0100556#define ID_DFR0 p15, 0, c0, c1, 2
Javier Almansa Sobrinof3a4c542020-11-23 18:38:15 +0000557#define ID_DFR1 p15, 0, c0, c3, 5
Dimitris Papastamosdda48b02017-10-17 14:03:14 +0100558#define ID_PFR0 p15, 0, c0, c1, 0
Soby Mathewc6820d12016-05-09 17:49:55 +0100559#define ID_PFR1 p15, 0, c0, c1, 1
Manish Pandey5cfe5152024-01-09 15:55:20 +0000560#define ID_PFR2 p15, 0, c0, c3, 4
Soby Mathewc6820d12016-05-09 17:49:55 +0100561#define MAIR0 p15, 0, c10, c2, 0
562#define MAIR1 p15, 0, c10, c2, 1
563#define TTBCR p15, 0, c2, c0, 2
564#define TTBR0 p15, 0, c2, c0, 0
565#define TTBR1 p15, 0, c2, c0, 1
566#define TLBIALL p15, 0, c8, c7, 0
Antonio Nino Diaz8257f5b2018-11-22 15:53:17 +0000567#define TLBIALLH p15, 4, c8, c7, 0
Soby Mathewc6820d12016-05-09 17:49:55 +0100568#define TLBIALLIS p15, 0, c8, c3, 0
569#define TLBIMVA p15, 0, c8, c7, 1
570#define TLBIMVAA p15, 0, c8, c7, 3
Antonio Nino Diazac998032017-02-27 17:23:54 +0000571#define TLBIMVAAIS p15, 0, c8, c3, 3
Antonio Nino Diaz128de8d2018-08-07 19:59:49 +0100572#define TLBIMVAHIS p15, 4, c8, c3, 1
Antonio Nino Diazac998032017-02-27 17:23:54 +0000573#define BPIALLIS p15, 0, c7, c1, 6
Dimitris Papastamos0a4cded2018-01-02 11:37:02 +0000574#define BPIALL p15, 0, c7, c5, 6
575#define ICIALLU p15, 0, c7, c5, 0
Soby Mathewc6820d12016-05-09 17:49:55 +0100576#define HSCTLR p15, 4, c1, c0, 0
577#define HCR p15, 4, c1, c1, 0
578#define HCPTR p15, 4, c1, c1, 2
David Cunadofee86532017-04-13 22:38:29 +0100579#define HSTR p15, 4, c1, c1, 3
Soby Mathewc6820d12016-05-09 17:49:55 +0100580#define CNTHCTL p15, 4, c14, c1, 0
Yatharth Kochar2694cba2016-11-14 12:00:41 +0000581#define CNTKCTL p15, 0, c14, c1, 0
Soby Mathewc6820d12016-05-09 17:49:55 +0100582#define VPIDR p15, 4, c0, c0, 0
583#define VMPIDR p15, 4, c0, c0, 5
584#define ISR p15, 0, c12, c1, 0
585#define CLIDR p15, 1, c0, c0, 1
586#define CSSELR p15, 2, c0, c0, 0
587#define CCSIDR p15, 1, c0, c0, 0
johpow0174b7e442021-12-01 13:18:30 -0600588#define CCSIDR2 p15, 1, c0, c0, 2
Antonio Nino Diaz128de8d2018-08-07 19:59:49 +0100589#define HTCR p15, 4, c2, c0, 2
590#define HMAIR0 p15, 4, c10, c2, 0
Douglas Raillard77414632018-08-21 12:54:45 +0100591#define ATS1CPR p15, 0, c7, c8, 0
592#define ATS1HR p15, 4, c7, c8, 0
Yatharth Kochara9f776c2016-11-10 16:17:51 +0000593#define DBGOSDLR p14, 0, c1, c3, 4
Soby Mathewc6820d12016-05-09 17:49:55 +0100594
David Cunado5f55e282016-10-31 17:37:34 +0000595/* Debug register defines. The format is: coproc, opt1, CRn, CRm, opt2 */
596#define HDCR p15, 4, c1, c1, 1
David Cunado5f55e282016-10-31 17:37:34 +0000597#define PMCR p15, 0, c9, c12, 0
Antonio Nino Diaz8257f5b2018-11-22 15:53:17 +0000598#define CNTHP_TVAL p15, 4, c14, c2, 0
David Cunadoc14b08e2016-11-25 00:21:59 +0000599#define CNTHP_CTL p15, 4, c14, c2, 1
David Cunado5f55e282016-10-31 17:37:34 +0000600
Etienne Carriere70a004b2017-11-05 22:56:03 +0100601/* AArch32 coproc registers for 32bit MMU descriptor support */
602#define PRRR p15, 0, c10, c2, 0
603#define NMRR p15, 0, c10, c2, 1
604#define DACR p15, 0, c3, c0, 0
605
Soby Mathewc6820d12016-05-09 17:49:55 +0100606/* GICv3 CPU Interface system register defines. The format is: coproc, opt1, CRn, CRm, opt2 */
607#define ICC_IAR1 p15, 0, c12, c12, 0
608#define ICC_IAR0 p15, 0, c12, c8, 0
609#define ICC_EOIR1 p15, 0, c12, c12, 1
610#define ICC_EOIR0 p15, 0, c12, c8, 1
611#define ICC_HPPIR1 p15, 0, c12, c12, 2
612#define ICC_HPPIR0 p15, 0, c12, c8, 2
613#define ICC_BPR1 p15, 0, c12, c12, 3
614#define ICC_BPR0 p15, 0, c12, c8, 3
615#define ICC_DIR p15, 0, c12, c11, 1
616#define ICC_PMR p15, 0, c4, c6, 0
617#define ICC_RPR p15, 0, c12, c11, 3
618#define ICC_CTLR p15, 0, c12, c12, 4
619#define ICC_MCTLR p15, 6, c12, c12, 4
620#define ICC_SRE p15, 0, c12, c12, 5
621#define ICC_HSRE p15, 4, c12, c9, 5
622#define ICC_MSRE p15, 6, c12, c12, 5
623#define ICC_IGRPEN0 p15, 0, c12, c12, 6
624#define ICC_IGRPEN1 p15, 0, c12, c12, 7
625#define ICC_MGRPEN1 p15, 6, c12, c12, 7
626
627/* 64 bit system register defines The format is: coproc, opt1, CRm */
628#define TTBR0_64 p15, 0, c2
629#define TTBR1_64 p15, 1, c2
630#define CNTVOFF_64 p15, 4, c14
631#define VTTBR_64 p15, 6, c2
632#define CNTPCT_64 p15, 0, c14
Antonio Nino Diaz128de8d2018-08-07 19:59:49 +0100633#define HTTBR_64 p15, 4, c2
Antonio Nino Diaz8257f5b2018-11-22 15:53:17 +0000634#define CNTHP_CVAL_64 p15, 6, c14
Douglas Raillard77414632018-08-21 12:54:45 +0100635#define PAR_64 p15, 0, c7
Soby Mathewc6820d12016-05-09 17:49:55 +0100636
637/* 64 bit GICv3 CPU Interface system register defines. The format is: coproc, opt1, CRm */
638#define ICC_SGI1R_EL1_64 p15, 0, c12
639#define ICC_ASGI1R_EL1_64 p15, 1, c12
640#define ICC_SGI0R_EL1_64 p15, 2, c12
641
Yann Gautier69508e92019-05-21 18:59:18 +0200642/* Fault registers. The format is: coproc, opt1, CRn, CRm, opt2 */
643#define DFSR p15, 0, c5, c0, 0
644#define IFSR p15, 0, c5, c0, 1
645#define DFAR p15, 0, c6, c0, 0
646#define IFAR p15, 0, c6, c0, 2
647
Isla Mitchell02c63072017-07-21 14:44:36 +0100648/*******************************************************************************
649 * Definitions of MAIR encodings for device and normal memory
650 ******************************************************************************/
651/*
652 * MAIR encodings for device memory attributes.
653 */
654#define MAIR_DEV_nGnRnE U(0x0)
655#define MAIR_DEV_nGnRE U(0x4)
656#define MAIR_DEV_nGRE U(0x8)
657#define MAIR_DEV_GRE U(0xc)
658
659/*
660 * MAIR encodings for normal memory attributes.
661 *
662 * Cache Policy
663 * WT: Write Through
664 * WB: Write Back
665 * NC: Non-Cacheable
666 *
667 * Transient Hint
668 * NTR: Non-Transient
669 * TR: Transient
670 *
671 * Allocation Policy
672 * RA: Read Allocate
673 * WA: Write Allocate
674 * RWA: Read and Write Allocate
675 * NA: No Allocation
676 */
677#define MAIR_NORM_WT_TR_WA U(0x1)
678#define MAIR_NORM_WT_TR_RA U(0x2)
679#define MAIR_NORM_WT_TR_RWA U(0x3)
680#define MAIR_NORM_NC U(0x4)
681#define MAIR_NORM_WB_TR_WA U(0x5)
682#define MAIR_NORM_WB_TR_RA U(0x6)
683#define MAIR_NORM_WB_TR_RWA U(0x7)
684#define MAIR_NORM_WT_NTR_NA U(0x8)
685#define MAIR_NORM_WT_NTR_WA U(0x9)
686#define MAIR_NORM_WT_NTR_RA U(0xa)
687#define MAIR_NORM_WT_NTR_RWA U(0xb)
688#define MAIR_NORM_WB_NTR_NA U(0xc)
689#define MAIR_NORM_WB_NTR_WA U(0xd)
690#define MAIR_NORM_WB_NTR_RA U(0xe)
691#define MAIR_NORM_WB_NTR_RWA U(0xf)
692
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +0100693#define MAIR_NORM_OUTER_SHIFT U(4)
Isla Mitchell02c63072017-07-21 14:44:36 +0100694
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +0100695#define MAKE_MAIR_NORMAL_MEMORY(inner, outer) \
696 ((inner) | ((outer) << MAIR_NORM_OUTER_SHIFT))
Isla Mitchell02c63072017-07-21 14:44:36 +0100697
Douglas Raillard77414632018-08-21 12:54:45 +0100698/* PAR fields */
699#define PAR_F_SHIFT U(0)
700#define PAR_F_MASK ULL(0x1)
701#define PAR_ADDR_SHIFT U(12)
Yann Gautier812c3252018-09-20 15:48:52 +0200702#define PAR_ADDR_MASK (BIT_64(40) - ULL(1)) /* 40-bits-wide page address */
Douglas Raillard77414632018-08-21 12:54:45 +0100703
Dimitris Papastamosdda48b02017-10-17 14:03:14 +0100704/*******************************************************************************
johpow01fa59c6f2020-10-02 13:41:11 -0500705 * Definitions for system register interface to AMU for FEAT_AMUv1
Dimitris Papastamosdda48b02017-10-17 14:03:14 +0100706 ******************************************************************************/
707#define AMCR p15, 0, c13, c2, 0
708#define AMCFGR p15, 0, c13, c2, 1
709#define AMCGCR p15, 0, c13, c2, 2
710#define AMUSERENR p15, 0, c13, c2, 3
711#define AMCNTENCLR0 p15, 0, c13, c2, 4
712#define AMCNTENSET0 p15, 0, c13, c2, 5
713#define AMCNTENCLR1 p15, 0, c13, c3, 0
Joel Hutton0dcdd8d2017-12-21 15:21:20 +0000714#define AMCNTENSET1 p15, 0, c13, c3, 1
Dimitris Papastamosdda48b02017-10-17 14:03:14 +0100715
716/* Activity Monitor Group 0 Event Counter Registers */
717#define AMEVCNTR00 p15, 0, c0
718#define AMEVCNTR01 p15, 1, c0
719#define AMEVCNTR02 p15, 2, c0
720#define AMEVCNTR03 p15, 3, c0
721
722/* Activity Monitor Group 0 Event Type Registers */
723#define AMEVTYPER00 p15, 0, c13, c6, 0
724#define AMEVTYPER01 p15, 0, c13, c6, 1
725#define AMEVTYPER02 p15, 0, c13, c6, 2
726#define AMEVTYPER03 p15, 0, c13, c6, 3
727
Joel Hutton2691bc62017-12-12 15:47:55 +0000728/* Activity Monitor Group 1 Event Counter Registers */
729#define AMEVCNTR10 p15, 0, c4
730#define AMEVCNTR11 p15, 1, c4
731#define AMEVCNTR12 p15, 2, c4
732#define AMEVCNTR13 p15, 3, c4
733#define AMEVCNTR14 p15, 4, c4
734#define AMEVCNTR15 p15, 5, c4
735#define AMEVCNTR16 p15, 6, c4
736#define AMEVCNTR17 p15, 7, c4
737#define AMEVCNTR18 p15, 0, c5
738#define AMEVCNTR19 p15, 1, c5
739#define AMEVCNTR1A p15, 2, c5
740#define AMEVCNTR1B p15, 3, c5
741#define AMEVCNTR1C p15, 4, c5
742#define AMEVCNTR1D p15, 5, c5
743#define AMEVCNTR1E p15, 6, c5
744#define AMEVCNTR1F p15, 7, c5
745
746/* Activity Monitor Group 1 Event Type Registers */
747#define AMEVTYPER10 p15, 0, c13, c14, 0
748#define AMEVTYPER11 p15, 0, c13, c14, 1
749#define AMEVTYPER12 p15, 0, c13, c14, 2
750#define AMEVTYPER13 p15, 0, c13, c14, 3
751#define AMEVTYPER14 p15, 0, c13, c14, 4
752#define AMEVTYPER15 p15, 0, c13, c14, 5
753#define AMEVTYPER16 p15, 0, c13, c14, 6
754#define AMEVTYPER17 p15, 0, c13, c14, 7
755#define AMEVTYPER18 p15, 0, c13, c15, 0
756#define AMEVTYPER19 p15, 0, c13, c15, 1
757#define AMEVTYPER1A p15, 0, c13, c15, 2
758#define AMEVTYPER1B p15, 0, c13, c15, 3
759#define AMEVTYPER1C p15, 0, c13, c15, 4
760#define AMEVTYPER1D p15, 0, c13, c15, 5
761#define AMEVTYPER1E p15, 0, c13, c15, 6
762#define AMEVTYPER1F p15, 0, c13, c15, 7
763
Chris Kaya5fde282021-05-26 11:58:23 +0100764/* AMCNTENSET0 definitions */
765#define AMCNTENSET0_Pn_SHIFT U(0)
766#define AMCNTENSET0_Pn_MASK U(0xffff)
767
768/* AMCNTENSET1 definitions */
769#define AMCNTENSET1_Pn_SHIFT U(0)
770#define AMCNTENSET1_Pn_MASK U(0xffff)
771
772/* AMCNTENCLR0 definitions */
773#define AMCNTENCLR0_Pn_SHIFT U(0)
774#define AMCNTENCLR0_Pn_MASK U(0xffff)
775
776/* AMCNTENCLR1 definitions */
777#define AMCNTENCLR1_Pn_SHIFT U(0)
778#define AMCNTENCLR1_Pn_MASK U(0xffff)
779
johpow01fa59c6f2020-10-02 13:41:11 -0500780/* AMCR definitions */
Chris Kaya5fde282021-05-26 11:58:23 +0100781#define AMCR_CG1RZ_SHIFT U(17)
782#define AMCR_CG1RZ_BIT (ULL(1) << AMCR_CG1RZ_SHIFT)
johpow01fa59c6f2020-10-02 13:41:11 -0500783
Alexei Fedorov7e6306b2020-07-14 08:17:56 +0100784/* AMCFGR definitions */
785#define AMCFGR_NCG_SHIFT U(28)
786#define AMCFGR_NCG_MASK U(0xf)
787#define AMCFGR_N_SHIFT U(0)
788#define AMCFGR_N_MASK U(0xff)
789
790/* AMCGCR definitions */
Chris Kaya40141d2021-05-25 12:33:18 +0100791#define AMCGCR_CG0NC_SHIFT U(0)
792#define AMCGCR_CG0NC_MASK U(0xff)
Alexei Fedorov7e6306b2020-07-14 08:17:56 +0100793#define AMCGCR_CG1NC_SHIFT U(8)
794#define AMCGCR_CG1NC_MASK U(0xff)
795
Madhukar Pappireddy90d65322019-10-30 14:24:39 -0500796/*******************************************************************************
797 * Definitions for DynamicIQ Shared Unit registers
798 ******************************************************************************/
799#define CLUSTERPWRDN p15, 0, c15, c3, 6
800
801/* CLUSTERPWRDN register definitions */
802#define DSU_CLUSTER_PWR_OFF 0
803#define DSU_CLUSTER_PWR_ON 1
804#define DSU_CLUSTER_PWR_MASK U(1)
Jacky Baidc4ed332023-09-13 09:21:40 +0800805#define DSU_CLUSTER_MEM_RET BIT(1)
Madhukar Pappireddy90d65322019-10-30 14:24:39 -0500806
Antonio Nino Diaz5eb88372018-11-08 10:20:19 +0000807#endif /* ARCH_H */