blob: 26cf2079de8acc4bb4d0b383a75e1701b87cdebe [file] [log] [blame]
Soby Mathewec8ac1c2016-05-05 14:32:05 +01001/*
Stephan Gerholdae3f6242023-04-02 16:05:58 +02002 * Copyright (c) 2016-2023, Arm Limited and Contributors. All rights reserved.
Soby Mathewec8ac1c2016-05-05 14:32:05 +01003 *
dp-armfa3cf0b2017-05-03 09:38:09 +01004 * SPDX-License-Identifier: BSD-3-Clause
Soby Mathewec8ac1c2016-05-05 14:32:05 +01005 */
6
Antonio Nino Diaze0f90632018-12-14 00:18:21 +00007#include <assert.h>
8#include <stddef.h>
9#include <stdint.h>
10#include <string.h>
11
12#include <platform_def.h>
13
Soby Mathewec8ac1c2016-05-05 14:32:05 +010014#include <arch.h>
15#include <arch_helpers.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000016#include <common/bl_common.h>
17#include <common/debug.h>
18#include <common/runtime_svc.h>
Soby Mathewec8ac1c2016-05-05 14:32:05 +010019#include <context.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000020#include <drivers/console.h>
21#include <lib/el3_runtime/context_mgmt.h>
Bence Szépkúti78dc10c2019-11-07 12:09:24 +010022#include <lib/pmf/pmf.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000023#include <lib/psci/psci.h>
Bence Szépkúti78dc10c2019-11-07 12:09:24 +010024#include <lib/runtime_instr.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000025#include <lib/utils.h>
26#include <plat/common/platform.h>
Soby Mathewec8ac1c2016-05-05 14:32:05 +010027#include <platform_sp_min.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000028#include <services/std_svc.h>
Antonio Nino Diaz3c817f42018-03-21 10:49:27 +000029#include <smccc_helpers.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000030
Soby Mathewec8ac1c2016-05-05 14:32:05 +010031#include "sp_min_private.h"
32
Bence Szépkúti78dc10c2019-11-07 12:09:24 +010033#if ENABLE_RUNTIME_INSTRUMENTATION
34PMF_REGISTER_SERVICE_SMC(rt_instr_svc, PMF_RT_INSTR_SVC_ID,
35 RT_INSTR_TOTAL_IDS, PMF_STORE_ENABLE)
36#endif
37
Soby Mathewec8ac1c2016-05-05 14:32:05 +010038/* Pointers to per-core cpu contexts */
39static void *sp_min_cpu_ctx_ptr[PLATFORM_CORE_COUNT];
40
41/* SP_MIN only stores the non secure smc context */
42static smc_ctx_t sp_min_smc_context[PLATFORM_CORE_COUNT];
43
44/******************************************************************************
Paul Beesley1fbc97b2019-01-11 18:26:51 +000045 * Define the smccc helper library APIs
Soby Mathewec8ac1c2016-05-05 14:32:05 +010046 *****************************************************************************/
Etienne Carrierebfe12d32017-06-07 16:45:42 +020047void *smc_get_ctx(unsigned int security_state)
Soby Mathewec8ac1c2016-05-05 14:32:05 +010048{
49 assert(security_state == NON_SECURE);
50 return &sp_min_smc_context[plat_my_core_pos()];
51}
52
Etienne Carrierebfe12d32017-06-07 16:45:42 +020053void smc_set_next_ctx(unsigned int security_state)
Soby Mathewec8ac1c2016-05-05 14:32:05 +010054{
55 assert(security_state == NON_SECURE);
56 /* SP_MIN stores only non secure smc context. Nothing to do here */
57}
58
59void *smc_get_next_ctx(void)
60{
61 return &sp_min_smc_context[plat_my_core_pos()];
62}
63
64/*******************************************************************************
65 * This function returns a pointer to the most recent 'cpu_context' structure
66 * for the calling CPU that was set as the context for the specified security
67 * state. NULL is returned if no such structure has been specified.
68 ******************************************************************************/
69void *cm_get_context(uint32_t security_state)
70{
71 assert(security_state == NON_SECURE);
72 return sp_min_cpu_ctx_ptr[plat_my_core_pos()];
73}
74
75/*******************************************************************************
76 * This function sets the pointer to the current 'cpu_context' structure for the
77 * specified security state for the calling CPU
78 ******************************************************************************/
79void cm_set_context(void *context, uint32_t security_state)
80{
81 assert(security_state == NON_SECURE);
82 sp_min_cpu_ctx_ptr[plat_my_core_pos()] = context;
83}
84
85/*******************************************************************************
86 * This function returns a pointer to the most recent 'cpu_context' structure
87 * for the CPU identified by `cpu_idx` that was set as the context for the
88 * specified security state. NULL is returned if no such structure has been
89 * specified.
90 ******************************************************************************/
91void *cm_get_context_by_index(unsigned int cpu_idx,
92 unsigned int security_state)
93{
94 assert(security_state == NON_SECURE);
95 return sp_min_cpu_ctx_ptr[cpu_idx];
96}
97
98/*******************************************************************************
99 * This function sets the pointer to the current 'cpu_context' structure for the
100 * specified security state for the CPU identified by CPU index.
101 ******************************************************************************/
102void cm_set_context_by_index(unsigned int cpu_idx, void *context,
103 unsigned int security_state)
104{
105 assert(security_state == NON_SECURE);
106 sp_min_cpu_ctx_ptr[cpu_idx] = context;
107}
108
109static void copy_cpu_ctx_to_smc_stx(const regs_t *cpu_reg_ctx,
110 smc_ctx_t *next_smc_ctx)
111{
112 next_smc_ctx->r0 = read_ctx_reg(cpu_reg_ctx, CTX_GPREG_R0);
Manish Pandey37c4ec22018-11-02 13:28:25 +0000113 next_smc_ctx->r1 = read_ctx_reg(cpu_reg_ctx, CTX_GPREG_R1);
114 next_smc_ctx->r2 = read_ctx_reg(cpu_reg_ctx, CTX_GPREG_R2);
Soby Mathewec8ac1c2016-05-05 14:32:05 +0100115 next_smc_ctx->lr_mon = read_ctx_reg(cpu_reg_ctx, CTX_LR);
116 next_smc_ctx->spsr_mon = read_ctx_reg(cpu_reg_ctx, CTX_SPSR);
Soby Mathewf3e3a432017-03-30 14:42:54 +0100117 next_smc_ctx->scr = read_ctx_reg(cpu_reg_ctx, CTX_SCR);
Soby Mathewec8ac1c2016-05-05 14:32:05 +0100118}
119
120/*******************************************************************************
121 * This function invokes the PSCI library interface to initialize the
122 * non secure cpu context and copies the relevant cpu context register values
123 * to smc context. These registers will get programmed during `smc_exit`.
124 ******************************************************************************/
125static void sp_min_prepare_next_image_entry(void)
126{
127 entry_point_info_t *next_image_info;
Soby Mathewf3e3a432017-03-30 14:42:54 +0100128 cpu_context_t *ctx = cm_get_context(NON_SECURE);
129 u_register_t ns_sctlr;
Soby Mathewec8ac1c2016-05-05 14:32:05 +0100130
131 /* Program system registers to proceed to non-secure */
132 next_image_info = sp_min_plat_get_bl33_ep_info();
133 assert(next_image_info);
134 assert(NON_SECURE == GET_SECURITY_STATE(next_image_info->h.attr));
135
136 INFO("SP_MIN: Preparing exit to normal world\n");
Stephan Gerholdae3f6242023-04-02 16:05:58 +0200137 print_entry_point_info(next_image_info);
Soby Mathewec8ac1c2016-05-05 14:32:05 +0100138
139 psci_prepare_next_non_secure_ctx(next_image_info);
140 smc_set_next_ctx(NON_SECURE);
141
142 /* Copy r0, lr and spsr from cpu context to SMC context */
143 copy_cpu_ctx_to_smc_stx(get_regs_ctx(cm_get_context(NON_SECURE)),
144 smc_get_next_ctx());
Soby Mathewf3e3a432017-03-30 14:42:54 +0100145
146 /* Temporarily set the NS bit to access NS SCTLR */
147 write_scr(read_scr() | SCR_NS_BIT);
148 isb();
149 ns_sctlr = read_ctx_reg(get_regs_ctx(ctx), CTX_NS_SCTLR);
150 write_sctlr(ns_sctlr);
151 isb();
152
153 write_scr(read_scr() & ~SCR_NS_BIT);
154 isb();
Soby Mathewec8ac1c2016-05-05 14:32:05 +0100155}
156
157/******************************************************************************
Soby Mathew8da89662016-09-19 17:21:15 +0100158 * Implement the ARM Standard Service function to get arguments for a
159 * particular service.
Soby Mathewec8ac1c2016-05-05 14:32:05 +0100160 *****************************************************************************/
Soby Mathew8da89662016-09-19 17:21:15 +0100161uintptr_t get_arm_std_svc_args(unsigned int svc_mask)
Soby Mathewec8ac1c2016-05-05 14:32:05 +0100162{
Soby Mathew89256b82016-09-13 14:19:08 +0100163 /* Setup the arguments for PSCI Library */
164 DEFINE_STATIC_PSCI_LIB_ARGS_V1(psci_args, sp_min_warm_entrypoint);
165
Soby Mathew8da89662016-09-19 17:21:15 +0100166 /* PSCI is the only ARM Standard Service implemented */
167 assert(svc_mask == PSCI_FID_MASK);
168
169 return (uintptr_t)&psci_args;
170}
171
172/******************************************************************************
173 * The SP_MIN main function. Do the platform and PSCI Library setup. Also
174 * initialize the runtime service framework.
175 *****************************************************************************/
176void sp_min_main(void)
177{
Soby Mathew89256b82016-09-13 14:19:08 +0100178 NOTICE("SP_MIN: %s\n", version_string);
179 NOTICE("SP_MIN: %s\n", build_message);
180
181 /* Perform the SP_MIN platform setup */
Soby Mathewec8ac1c2016-05-05 14:32:05 +0100182 sp_min_platform_setup();
183
Soby Mathew8da89662016-09-19 17:21:15 +0100184 /* Initialize the runtime services e.g. psci */
Soby Mathewec8ac1c2016-05-05 14:32:05 +0100185 INFO("SP_MIN: Initializing runtime services\n");
186 runtime_svc_init();
187
188 /*
189 * We are ready to enter the next EL. Prepare entry into the image
190 * corresponding to the desired security state after the next ERET.
191 */
192 sp_min_prepare_next_image_entry();
Dimitris Papastamos52323b02017-06-07 13:45:41 +0100193
194 /*
195 * Perform any platform specific runtime setup prior to cold boot exit
196 * from SP_MIN.
197 */
198 sp_min_plat_runtime_setup();
Dimitris Papastamos9fb79122017-06-07 12:22:01 +0100199
200 console_flush();
Soby Mathewec8ac1c2016-05-05 14:32:05 +0100201}
202
203/******************************************************************************
204 * This function is invoked during warm boot. Invoke the PSCI library
205 * warm boot entry point which takes care of Architectural and platform setup/
206 * restore. Copy the relevant cpu_context register values to smc context which
207 * will get programmed during `smc_exit`.
208 *****************************************************************************/
209void sp_min_warm_boot(void)
210{
211 smc_ctx_t *next_smc_ctx;
David Cunadoa31bcde2017-09-04 16:41:37 +0100212 cpu_context_t *ctx = cm_get_context(NON_SECURE);
213 u_register_t ns_sctlr;
Soby Mathewec8ac1c2016-05-05 14:32:05 +0100214
215 psci_warmboot_entrypoint();
216
217 smc_set_next_ctx(NON_SECURE);
218
219 next_smc_ctx = smc_get_next_ctx();
Douglas Raillarda8954fc2017-01-26 15:54:44 +0000220 zeromem(next_smc_ctx, sizeof(smc_ctx_t));
Soby Mathewec8ac1c2016-05-05 14:32:05 +0100221
222 copy_cpu_ctx_to_smc_stx(get_regs_ctx(cm_get_context(NON_SECURE)),
223 next_smc_ctx);
David Cunadoa31bcde2017-09-04 16:41:37 +0100224
225 /* Temporarily set the NS bit to access NS SCTLR */
226 write_scr(read_scr() | SCR_NS_BIT);
227 isb();
228 ns_sctlr = read_ctx_reg(get_regs_ctx(ctx), CTX_NS_SCTLR);
229 write_sctlr(ns_sctlr);
230 isb();
231
232 write_scr(read_scr() & ~SCR_NS_BIT);
233 isb();
Soby Mathewec8ac1c2016-05-05 14:32:05 +0100234}
Etienne Carrieredc0fea72017-08-09 15:48:53 +0200235
236#if SP_MIN_WITH_SECURE_FIQ
237/******************************************************************************
238 * This function is invoked on secure interrupts. By construction of the
239 * SP_MIN, secure interrupts can only be handled when core executes in non
240 * secure state.
241 *****************************************************************************/
242void sp_min_fiq(void)
243{
244 uint32_t id;
245
246 id = plat_ic_acknowledge_interrupt();
247 sp_min_plat_fiq_handler(id);
248 plat_ic_end_of_interrupt(id);
249}
250#endif /* SP_MIN_WITH_SECURE_FIQ */