Soren Brinkmann | 76fcae3 | 2016-03-06 20:16:27 -0800 | [diff] [blame] | 1 | /* |
Michal Simek | 2a47faa | 2023-04-14 08:43:51 +0200 | [diff] [blame] | 2 | * Copyright (c) 2013-2021, Arm Limited and Contributors. All rights reserved. |
Michal Simek | d4ff272 | 2023-04-20 08:01:03 +0200 | [diff] [blame] | 3 | * Copyright (c) 2023, Advanced Micro Devices, Inc. All rights reserved. |
Soren Brinkmann | 76fcae3 | 2016-03-06 20:16:27 -0800 | [diff] [blame] | 4 | * |
dp-arm | fa3cf0b | 2017-05-03 09:38:09 +0100 | [diff] [blame] | 5 | * SPDX-License-Identifier: BSD-3-Clause |
Soren Brinkmann | 76fcae3 | 2016-03-06 20:16:27 -0800 | [diff] [blame] | 6 | */ |
| 7 | |
| 8 | #include <assert.h> |
Soren Brinkmann | 76fcae3 | 2016-03-06 20:16:27 -0800 | [diff] [blame] | 9 | #include <errno.h> |
Antonio Nino Diaz | e0f9063 | 2018-12-14 00:18:21 +0000 | [diff] [blame] | 10 | |
| 11 | #include <bl31/bl31.h> |
| 12 | #include <common/bl_common.h> |
| 13 | #include <common/debug.h> |
Venkatesh Yadav Abbarapu | 34fbf1f | 2020-11-27 04:45:01 -0700 | [diff] [blame] | 14 | #include <drivers/arm/dcc.h> |
Antonio Nino Diaz | e0f9063 | 2018-12-14 00:18:21 +0000 | [diff] [blame] | 15 | #include <drivers/console.h> |
Antonio Nino Diaz | bd7b740 | 2019-01-25 14:30:04 +0000 | [diff] [blame] | 16 | #include <plat/arm/common/plat_arm.h> |
Antonio Nino Diaz | e0f9063 | 2018-12-14 00:18:21 +0000 | [diff] [blame] | 17 | #include <plat/common/platform.h> |
Venkatesh Yadav Abbarapu | 1463dd5 | 2020-01-07 03:25:16 -0700 | [diff] [blame] | 18 | #include <lib/mmio.h> |
Antonio Nino Diaz | e0f9063 | 2018-12-14 00:18:21 +0000 | [diff] [blame] | 19 | |
Amit Nagal | 71e1ffc | 2023-02-23 21:37:23 +0530 | [diff] [blame] | 20 | #include <custom_svc.h> |
Venkatesh Yadav Abbarapu | 1463dd5 | 2020-01-07 03:25:16 -0700 | [diff] [blame] | 21 | #include <plat_startup.h> |
Antonio Nino Diaz | bd7b740 | 2019-01-25 14:30:04 +0000 | [diff] [blame] | 22 | #include <plat_private.h> |
Venkatesh Yadav Abbarapu | 1463dd5 | 2020-01-07 03:25:16 -0700 | [diff] [blame] | 23 | #include <zynqmp_def.h> |
Antonio Nino Diaz | bd7b740 | 2019-01-25 14:30:04 +0000 | [diff] [blame] | 24 | |
Michal Simek | 53865b0 | 2021-05-27 09:42:37 +0200 | [diff] [blame] | 25 | #include <common/fdt_fixup.h> |
| 26 | #include <common/fdt_wrappers.h> |
| 27 | #include <libfdt.h> |
| 28 | |
Soren Brinkmann | 76fcae3 | 2016-03-06 20:16:27 -0800 | [diff] [blame] | 29 | static entry_point_info_t bl32_image_ep_info; |
| 30 | static entry_point_info_t bl33_image_ep_info; |
| 31 | |
| 32 | /* |
| 33 | * Return a pointer to the 'entry_point_info' structure of the next image for |
| 34 | * the security state specified. BL33 corresponds to the non-secure image type |
| 35 | * while BL32 corresponds to the secure image type. A NULL pointer is returned |
| 36 | * if the image does not exist. |
| 37 | */ |
Venkatesh Yadav Abbarapu | c70726f | 2022-05-16 17:44:33 +0530 | [diff] [blame] | 38 | struct entry_point_info *bl31_plat_get_next_image_ep_info(uint32_t type) |
Soren Brinkmann | 76fcae3 | 2016-03-06 20:16:27 -0800 | [diff] [blame] | 39 | { |
Venkatesh Yadav Abbarapu | c70726f | 2022-05-16 17:44:33 +0530 | [diff] [blame] | 40 | entry_point_info_t *next_image_info; |
Soren Brinkmann | 76fcae3 | 2016-03-06 20:16:27 -0800 | [diff] [blame] | 41 | |
Venkatesh Yadav Abbarapu | c70726f | 2022-05-16 17:44:33 +0530 | [diff] [blame] | 42 | assert(sec_state_is_valid(type)); |
Venkatesh Yadav Abbarapu | 5f115db | 2021-01-10 20:40:16 -0700 | [diff] [blame] | 43 | if (type == NON_SECURE) { |
Venkatesh Yadav Abbarapu | c70726f | 2022-05-16 17:44:33 +0530 | [diff] [blame] | 44 | next_image_info = &bl33_image_ep_info; |
| 45 | } else { |
| 46 | next_image_info = &bl32_image_ep_info; |
Venkatesh Yadav Abbarapu | 5f115db | 2021-01-10 20:40:16 -0700 | [diff] [blame] | 47 | } |
Soren Brinkmann | 76fcae3 | 2016-03-06 20:16:27 -0800 | [diff] [blame] | 48 | |
Venkatesh Yadav Abbarapu | c70726f | 2022-05-16 17:44:33 +0530 | [diff] [blame] | 49 | return next_image_info; |
Soren Brinkmann | 76fcae3 | 2016-03-06 20:16:27 -0800 | [diff] [blame] | 50 | } |
| 51 | |
| 52 | /* |
Alistair Francis | b8d474f | 2017-11-30 16:21:21 -0800 | [diff] [blame] | 53 | * Set the build time defaults. We want to do this when doing a JTAG boot |
| 54 | * or if we can't find any other config data. |
| 55 | */ |
| 56 | static inline void bl31_set_default_config(void) |
| 57 | { |
| 58 | bl32_image_ep_info.pc = BL32_BASE; |
| 59 | bl32_image_ep_info.spsr = arm_get_spsr_for_bl32_entry(); |
| 60 | bl33_image_ep_info.pc = plat_get_ns_image_entrypoint(); |
| 61 | bl33_image_ep_info.spsr = SPSR_64(MODE_EL2, MODE_SP_ELX, |
| 62 | DISABLE_ALL_EXCEPTIONS); |
| 63 | } |
| 64 | |
| 65 | /* |
Soren Brinkmann | 76fcae3 | 2016-03-06 20:16:27 -0800 | [diff] [blame] | 66 | * Perform any BL31 specific platform actions. Here is an opportunity to copy |
John Tsichritzis | d653d33 | 2018-09-14 10:34:57 +0100 | [diff] [blame] | 67 | * parameters passed by the calling EL (S-EL1 in BL2 & EL3 in BL1) before they |
Soren Brinkmann | 76fcae3 | 2016-03-06 20:16:27 -0800 | [diff] [blame] | 68 | * are lost (potentially). This needs to be done before the MMU is initialized |
| 69 | * so that the memory layout can be used while creating page tables. |
| 70 | */ |
Antonio Nino Diaz | 012c8bf | 2018-09-24 17:16:52 +0100 | [diff] [blame] | 71 | void bl31_early_platform_setup2(u_register_t arg0, u_register_t arg1, |
| 72 | u_register_t arg2, u_register_t arg3) |
Soren Brinkmann | 76fcae3 | 2016-03-06 20:16:27 -0800 | [diff] [blame] | 73 | { |
Prasad Kummari | e078311 | 2023-04-26 11:02:07 +0530 | [diff] [blame] | 74 | uint64_t tfa_handoff_addr; |
Soren Brinkmann | 76fcae3 | 2016-03-06 20:16:27 -0800 | [diff] [blame] | 75 | |
Venkatesh Yadav Abbarapu | 0bd80de | 2021-12-19 21:32:00 -0700 | [diff] [blame] | 76 | if (ZYNQMP_CONSOLE_IS(cadence) || (ZYNQMP_CONSOLE_IS(cadence1))) { |
Venkatesh Yadav Abbarapu | 34fbf1f | 2020-11-27 04:45:01 -0700 | [diff] [blame] | 77 | /* Register the console to provide early debug support */ |
| 78 | static console_t bl31_boot_console; |
| 79 | (void)console_cdns_register(ZYNQMP_UART_BASE, |
| 80 | zynqmp_get_uart_clk(), |
| 81 | ZYNQMP_UART_BAUDRATE, |
| 82 | &bl31_boot_console); |
| 83 | console_set_scope(&bl31_boot_console, |
| 84 | CONSOLE_FLAG_RUNTIME | CONSOLE_FLAG_BOOT); |
| 85 | } else if (ZYNQMP_CONSOLE_IS(dcc)) { |
| 86 | /* Initialize the dcc console for debug */ |
Venkatesh Yadav Abbarapu | e7c4538 | 2022-05-19 14:49:49 +0530 | [diff] [blame] | 87 | int32_t rc = console_dcc_register(); |
Venkatesh Yadav Abbarapu | 34fbf1f | 2020-11-27 04:45:01 -0700 | [diff] [blame] | 88 | if (rc == 0) { |
| 89 | panic(); |
| 90 | } |
Venkatesh Yadav Abbarapu | ccf6da7 | 2022-05-04 14:23:32 +0530 | [diff] [blame] | 91 | } else { |
| 92 | ERROR("BL31: No console device found.\n"); |
Venkatesh Yadav Abbarapu | 34fbf1f | 2020-11-27 04:45:01 -0700 | [diff] [blame] | 93 | } |
Soren Brinkmann | 76fcae3 | 2016-03-06 20:16:27 -0800 | [diff] [blame] | 94 | /* Initialize the platform config for future decision making */ |
| 95 | zynqmp_config_setup(); |
| 96 | |
Soren Brinkmann | 76fcae3 | 2016-03-06 20:16:27 -0800 | [diff] [blame] | 97 | /* |
| 98 | * Do initial security configuration to allow DRAM/device access. On |
| 99 | * Base ZYNQMP only DRAM security is programmable (via TrustZone), but |
| 100 | * other platforms might have more programmable security devices |
| 101 | * present. |
| 102 | */ |
| 103 | |
Michal Simek | ef8f559 | 2015-06-15 14:22:50 +0200 | [diff] [blame] | 104 | /* Populate common information for BL32 and BL33 */ |
Soren Brinkmann | 76fcae3 | 2016-03-06 20:16:27 -0800 | [diff] [blame] | 105 | SET_PARAM_HEAD(&bl32_image_ep_info, PARAM_EP, VERSION_1, 0); |
| 106 | SET_SECURITY_STATE(bl32_image_ep_info.h.attr, SECURE); |
Soren Brinkmann | 76fcae3 | 2016-03-06 20:16:27 -0800 | [diff] [blame] | 107 | SET_PARAM_HEAD(&bl33_image_ep_info, PARAM_EP, VERSION_1, 0); |
Soren Brinkmann | 76fcae3 | 2016-03-06 20:16:27 -0800 | [diff] [blame] | 108 | SET_SECURITY_STATE(bl33_image_ep_info.h.attr, NON_SECURE); |
| 109 | |
Prasad Kummari | e078311 | 2023-04-26 11:02:07 +0530 | [diff] [blame] | 110 | tfa_handoff_addr = mmio_read_32(PMU_GLOBAL_GEN_STORAGE6); |
Venkatesh Yadav Abbarapu | 1463dd5 | 2020-01-07 03:25:16 -0700 | [diff] [blame] | 111 | |
Michal Simek | ef8f559 | 2015-06-15 14:22:50 +0200 | [diff] [blame] | 112 | if (zynqmp_get_bootmode() == ZYNQMP_BOOTMODE_JTAG) { |
Alistair Francis | b8d474f | 2017-11-30 16:21:21 -0800 | [diff] [blame] | 113 | bl31_set_default_config(); |
Michal Simek | ef8f559 | 2015-06-15 14:22:50 +0200 | [diff] [blame] | 114 | } else { |
Prasad Kummari | 07795fa | 2023-06-08 21:36:38 +0530 | [diff] [blame] | 115 | /* use parameters from XBL */ |
| 116 | enum xbl_handoff ret = xbl_handover(&bl32_image_ep_info, |
Venkatesh Yadav Abbarapu | 1463dd5 | 2020-01-07 03:25:16 -0700 | [diff] [blame] | 117 | &bl33_image_ep_info, |
Prasad Kummari | e078311 | 2023-04-26 11:02:07 +0530 | [diff] [blame] | 118 | tfa_handoff_addr); |
Prasad Kummari | 07795fa | 2023-06-08 21:36:38 +0530 | [diff] [blame] | 119 | if (ret != XBL_HANDOFF_SUCCESS) { |
Siva Durga Prasad Paladugu | 8f49972 | 2018-05-17 15:17:46 +0530 | [diff] [blame] | 120 | panic(); |
Venkatesh Yadav Abbarapu | 5f115db | 2021-01-10 20:40:16 -0700 | [diff] [blame] | 121 | } |
Michal Simek | ef8f559 | 2015-06-15 14:22:50 +0200 | [diff] [blame] | 122 | } |
Venkatesh Yadav Abbarapu | 3a33f93 | 2022-05-04 14:27:56 +0530 | [diff] [blame] | 123 | if (bl32_image_ep_info.pc != 0) { |
Akshay Belsare | de7a1cc | 2023-03-27 10:41:54 +0530 | [diff] [blame] | 124 | NOTICE("BL31: Secure code at 0x%lx\n", bl32_image_ep_info.pc); |
Venkatesh Yadav Abbarapu | 621c1b2 | 2020-01-10 03:01:35 -0700 | [diff] [blame] | 125 | } |
Venkatesh Yadav Abbarapu | 3a33f93 | 2022-05-04 14:27:56 +0530 | [diff] [blame] | 126 | if (bl33_image_ep_info.pc != 0) { |
Akshay Belsare | de7a1cc | 2023-03-27 10:41:54 +0530 | [diff] [blame] | 127 | NOTICE("BL31: Non secure code at 0x%lx\n", bl33_image_ep_info.pc); |
Venkatesh Yadav Abbarapu | 621c1b2 | 2020-01-10 03:01:35 -0700 | [diff] [blame] | 128 | } |
Amit Nagal | 71e1ffc | 2023-02-23 21:37:23 +0530 | [diff] [blame] | 129 | |
| 130 | custom_early_setup(); |
| 131 | |
Soren Brinkmann | 76fcae3 | 2016-03-06 20:16:27 -0800 | [diff] [blame] | 132 | } |
| 133 | |
Siva Durga Prasad Paladugu | efd431b | 2018-04-30 20:12:12 +0530 | [diff] [blame] | 134 | #if ZYNQMP_WDT_RESTART |
Prasad Kummari | eeef80d | 2023-05-11 14:58:13 +0530 | [diff] [blame] | 135 | static zynmp_intr_info_type_el3_t type_el3_interrupt_table[MAX_INTR_EL3]; |
Siva Durga Prasad Paladugu | efd431b | 2018-04-30 20:12:12 +0530 | [diff] [blame] | 136 | |
| 137 | int request_intr_type_el3(uint32_t id, interrupt_type_handler_t handler) |
| 138 | { |
Prasad Kummari | eeef80d | 2023-05-11 14:58:13 +0530 | [diff] [blame] | 139 | static uint32_t index; |
| 140 | uint32_t i; |
| 141 | |
Siva Durga Prasad Paladugu | efd431b | 2018-04-30 20:12:12 +0530 | [diff] [blame] | 142 | /* Validate 'handler' and 'id' parameters */ |
Prasad Kummari | eeef80d | 2023-05-11 14:58:13 +0530 | [diff] [blame] | 143 | if (!handler || index >= MAX_INTR_EL3) { |
Siva Durga Prasad Paladugu | efd431b | 2018-04-30 20:12:12 +0530 | [diff] [blame] | 144 | return -EINVAL; |
Venkatesh Yadav Abbarapu | 5f115db | 2021-01-10 20:40:16 -0700 | [diff] [blame] | 145 | } |
Siva Durga Prasad Paladugu | efd431b | 2018-04-30 20:12:12 +0530 | [diff] [blame] | 146 | |
| 147 | /* Check if a handler has already been registered */ |
Prasad Kummari | eeef80d | 2023-05-11 14:58:13 +0530 | [diff] [blame] | 148 | for (i = 0; i < index; i++) { |
| 149 | if (id == type_el3_interrupt_table[i].id) { |
| 150 | return -EALREADY; |
| 151 | } |
Venkatesh Yadav Abbarapu | 5f115db | 2021-01-10 20:40:16 -0700 | [diff] [blame] | 152 | } |
Siva Durga Prasad Paladugu | efd431b | 2018-04-30 20:12:12 +0530 | [diff] [blame] | 153 | |
Prasad Kummari | eeef80d | 2023-05-11 14:58:13 +0530 | [diff] [blame] | 154 | type_el3_interrupt_table[index].id = id; |
| 155 | type_el3_interrupt_table[index].handler = handler; |
| 156 | |
| 157 | index++; |
Siva Durga Prasad Paladugu | efd431b | 2018-04-30 20:12:12 +0530 | [diff] [blame] | 158 | |
| 159 | return 0; |
| 160 | } |
| 161 | |
| 162 | static uint64_t rdo_el3_interrupt_handler(uint32_t id, uint32_t flags, |
| 163 | void *handle, void *cookie) |
| 164 | { |
| 165 | uint32_t intr_id; |
Prasad Kummari | eeef80d | 2023-05-11 14:58:13 +0530 | [diff] [blame] | 166 | uint32_t i; |
| 167 | interrupt_type_handler_t handler = NULL; |
Siva Durga Prasad Paladugu | efd431b | 2018-04-30 20:12:12 +0530 | [diff] [blame] | 168 | |
| 169 | intr_id = plat_ic_get_pending_interrupt_id(); |
Prasad Kummari | eeef80d | 2023-05-11 14:58:13 +0530 | [diff] [blame] | 170 | |
| 171 | for (i = 0; i < MAX_INTR_EL3; i++) { |
| 172 | if (intr_id == type_el3_interrupt_table[i].id) { |
| 173 | handler = type_el3_interrupt_table[i].handler; |
| 174 | } |
| 175 | } |
| 176 | |
Venkatesh Yadav Abbarapu | 5f115db | 2021-01-10 20:40:16 -0700 | [diff] [blame] | 177 | if (handler != NULL) { |
Prasad Kummari | eeef80d | 2023-05-11 14:58:13 +0530 | [diff] [blame] | 178 | return handler(intr_id, flags, handle, cookie); |
Venkatesh Yadav Abbarapu | 5f115db | 2021-01-10 20:40:16 -0700 | [diff] [blame] | 179 | } |
Siva Durga Prasad Paladugu | efd431b | 2018-04-30 20:12:12 +0530 | [diff] [blame] | 180 | |
| 181 | return 0; |
| 182 | } |
| 183 | #endif |
| 184 | |
Akshay Belsare | ec0afc8 | 2023-02-27 12:04:26 +0530 | [diff] [blame] | 185 | #if (defined(XILINX_OF_BOARD_DTB_ADDR) && !IS_TFA_IN_OCM(BL31_BASE)) |
Michal Simek | 53865b0 | 2021-05-27 09:42:37 +0200 | [diff] [blame] | 186 | static void prepare_dtb(void) |
| 187 | { |
| 188 | void *dtb = (void *)XILINX_OF_BOARD_DTB_ADDR; |
| 189 | int ret; |
| 190 | |
| 191 | /* Return if no device tree is detected */ |
| 192 | if (fdt_check_header(dtb) != 0) { |
Michal Simek | a76c5fd | 2022-09-14 09:29:50 +0200 | [diff] [blame] | 193 | NOTICE("Can't read DT at %p\n", dtb); |
Michal Simek | 53865b0 | 2021-05-27 09:42:37 +0200 | [diff] [blame] | 194 | return; |
| 195 | } |
| 196 | |
| 197 | ret = fdt_open_into(dtb, dtb, XILINX_OF_BOARD_DTB_MAX_SIZE); |
| 198 | if (ret < 0) { |
| 199 | ERROR("Invalid Device Tree at %p: error %d\n", dtb, ret); |
| 200 | return; |
| 201 | } |
| 202 | |
| 203 | if (dt_add_psci_node(dtb)) { |
| 204 | ERROR("Failed to add PSCI Device Tree node\n"); |
| 205 | return; |
| 206 | } |
| 207 | |
| 208 | if (dt_add_psci_cpu_enable_methods(dtb)) { |
| 209 | ERROR("Failed to add PSCI cpu enable methods in Device Tree\n"); |
| 210 | return; |
| 211 | } |
| 212 | |
| 213 | /* Reserve memory used by Trusted Firmware. */ |
Michal Simek | 7c75489 | 2023-02-13 13:11:28 +0100 | [diff] [blame] | 214 | if (fdt_add_reserved_memory(dtb, "tf-a", BL31_BASE, |
Michal Simek | 0add7e8 | 2023-06-02 15:07:05 +0200 | [diff] [blame] | 215 | (size_t) (BL31_LIMIT - BL31_BASE))) { |
Michal Simek | 7c75489 | 2023-02-13 13:11:28 +0100 | [diff] [blame] | 216 | WARN("Failed to add reserved memory nodes for BL31 to DT.\n"); |
Michal Simek | 53865b0 | 2021-05-27 09:42:37 +0200 | [diff] [blame] | 217 | } |
| 218 | |
| 219 | ret = fdt_pack(dtb); |
| 220 | if (ret < 0) { |
| 221 | ERROR("Failed to pack Device Tree at %p: error %d\n", dtb, ret); |
| 222 | } |
| 223 | |
| 224 | clean_dcache_range((uintptr_t)dtb, fdt_blob_size(dtb)); |
| 225 | INFO("Changed device tree to advertise PSCI and reserved memories.\n"); |
| 226 | } |
| 227 | #endif |
| 228 | |
Soren Brinkmann | 76fcae3 | 2016-03-06 20:16:27 -0800 | [diff] [blame] | 229 | void bl31_platform_setup(void) |
| 230 | { |
Akshay Belsare | ec0afc8 | 2023-02-27 12:04:26 +0530 | [diff] [blame] | 231 | #if (defined(XILINX_OF_BOARD_DTB_ADDR) && !IS_TFA_IN_OCM(BL31_BASE)) |
Michal Simek | eb2c0c0 | 2023-02-13 14:35:21 +0100 | [diff] [blame] | 232 | prepare_dtb(); |
Michal Simek | 53865b0 | 2021-05-27 09:42:37 +0200 | [diff] [blame] | 233 | #endif |
| 234 | |
Soren Brinkmann | 76fcae3 | 2016-03-06 20:16:27 -0800 | [diff] [blame] | 235 | /* Initialize the gic cpu and distributor interfaces */ |
| 236 | plat_arm_gic_driver_init(); |
| 237 | plat_arm_gic_init(); |
| 238 | } |
| 239 | |
| 240 | void bl31_plat_runtime_setup(void) |
| 241 | { |
Siva Durga Prasad Paladugu | efd431b | 2018-04-30 20:12:12 +0530 | [diff] [blame] | 242 | #if ZYNQMP_WDT_RESTART |
| 243 | uint64_t flags = 0; |
| 244 | uint64_t rc; |
| 245 | |
| 246 | set_interrupt_rm_flag(flags, NON_SECURE); |
| 247 | rc = register_interrupt_type_handler(INTR_TYPE_EL3, |
| 248 | rdo_el3_interrupt_handler, flags); |
Venkatesh Yadav Abbarapu | 5f115db | 2021-01-10 20:40:16 -0700 | [diff] [blame] | 249 | if (rc) { |
Siva Durga Prasad Paladugu | efd431b | 2018-04-30 20:12:12 +0530 | [diff] [blame] | 250 | panic(); |
Venkatesh Yadav Abbarapu | 5f115db | 2021-01-10 20:40:16 -0700 | [diff] [blame] | 251 | } |
Siva Durga Prasad Paladugu | efd431b | 2018-04-30 20:12:12 +0530 | [diff] [blame] | 252 | #endif |
Akshay Belsare | e8af4da | 2023-04-06 11:09:20 +0530 | [diff] [blame] | 253 | |
| 254 | custom_runtime_setup(); |
Soren Brinkmann | 76fcae3 | 2016-03-06 20:16:27 -0800 | [diff] [blame] | 255 | } |
| 256 | |
| 257 | /* |
Sandrine Bailleux | 4a1267a | 2016-05-18 16:11:47 +0100 | [diff] [blame] | 258 | * Perform the very early platform specific architectural setup here. |
Soren Brinkmann | 76fcae3 | 2016-03-06 20:16:27 -0800 | [diff] [blame] | 259 | */ |
| 260 | void bl31_plat_arch_setup(void) |
| 261 | { |
| 262 | plat_arm_interconnect_init(); |
| 263 | plat_arm_interconnect_enter_coherency(); |
| 264 | |
Daniel Boulby | 45a2c9e | 2018-07-06 16:54:44 +0100 | [diff] [blame] | 265 | const mmap_region_t bl_regions[] = { |
Akshay Belsare | ec0afc8 | 2023-02-27 12:04:26 +0530 | [diff] [blame] | 266 | #if (defined(XILINX_OF_BOARD_DTB_ADDR) && !IS_TFA_IN_OCM(BL31_BASE)) |
Michal Simek | 53865b0 | 2021-05-27 09:42:37 +0200 | [diff] [blame] | 267 | MAP_REGION_FLAT(XILINX_OF_BOARD_DTB_ADDR, XILINX_OF_BOARD_DTB_MAX_SIZE, |
| 268 | MT_MEMORY | MT_RW | MT_NS), |
| 269 | #endif |
Daniel Boulby | 45a2c9e | 2018-07-06 16:54:44 +0100 | [diff] [blame] | 270 | MAP_REGION_FLAT(BL31_BASE, BL31_END - BL31_BASE, |
| 271 | MT_MEMORY | MT_RW | MT_SECURE), |
| 272 | MAP_REGION_FLAT(BL_CODE_BASE, BL_CODE_END - BL_CODE_BASE, |
| 273 | MT_CODE | MT_SECURE), |
| 274 | MAP_REGION_FLAT(BL_RO_DATA_BASE, BL_RO_DATA_END - BL_RO_DATA_BASE, |
| 275 | MT_RO_DATA | MT_SECURE), |
| 276 | MAP_REGION_FLAT(BL_COHERENT_RAM_BASE, |
| 277 | BL_COHERENT_RAM_END - BL_COHERENT_RAM_BASE, |
| 278 | MT_DEVICE | MT_RW | MT_SECURE), |
| 279 | {0} |
| 280 | }; |
| 281 | |
Amit Nagal | 71e1ffc | 2023-02-23 21:37:23 +0530 | [diff] [blame] | 282 | custom_mmap_add(); |
| 283 | |
Roberto Vargas | 344ff02 | 2018-10-19 16:44:18 +0100 | [diff] [blame] | 284 | setup_page_tables(bl_regions, plat_arm_get_mmap()); |
Sandrine Bailleux | 4a1267a | 2016-05-18 16:11:47 +0100 | [diff] [blame] | 285 | enable_mmu_el3(0); |
Soren Brinkmann | 76fcae3 | 2016-03-06 20:16:27 -0800 | [diff] [blame] | 286 | } |