Varun Wadekar | b316e24 | 2015-05-19 16:48:04 +0530 | [diff] [blame] | 1 | /* |
Anthony Zhou | 59fd615 | 2017-03-13 15:34:08 +0800 | [diff] [blame] | 2 | * Copyright (c) 2015-2017, ARM Limited and Contributors. All rights reserved. |
Varun Wadekar | b316e24 | 2015-05-19 16:48:04 +0530 | [diff] [blame] | 3 | * |
dp-arm | fa3cf0b | 2017-05-03 09:38:09 +0100 | [diff] [blame] | 4 | * SPDX-License-Identifier: BSD-3-Clause |
Varun Wadekar | b316e24 | 2015-05-19 16:48:04 +0530 | [diff] [blame] | 5 | */ |
| 6 | |
Antonio Nino Diaz | 5eb8837 | 2018-11-08 10:20:19 +0000 | [diff] [blame] | 7 | #ifndef TEGRA_PRIVATE_H |
| 8 | #define TEGRA_PRIVATE_H |
Varun Wadekar | b316e24 | 2015-05-19 16:48:04 +0530 | [diff] [blame] | 9 | |
Antonio Nino Diaz | e0f9063 | 2018-12-14 00:18:21 +0000 | [diff] [blame] | 10 | #include <platform_def.h> |
| 11 | |
Varun Wadekar | a78bb1b | 2015-08-07 10:03:00 +0530 | [diff] [blame] | 12 | #include <arch.h> |
Varun Wadekar | 9f4a7d3 | 2018-10-19 11:42:28 -0700 | [diff] [blame] | 13 | #include <arch_helpers.h> |
Antonio Nino Diaz | e0f9063 | 2018-12-14 00:18:21 +0000 | [diff] [blame] | 14 | #include <lib/psci/psci.h> |
| 15 | #include <lib/xlat_tables/xlat_tables_v2.h> |
| 16 | |
Varun Wadekar | 9f4a7d3 | 2018-10-19 11:42:28 -0700 | [diff] [blame] | 17 | #include <tegra_gic.h> |
Varun Wadekar | b316e24 | 2015-05-19 16:48:04 +0530 | [diff] [blame] | 18 | |
Varun Wadekar | 7a269e2 | 2015-06-10 14:04:32 +0530 | [diff] [blame] | 19 | /******************************************************************************* |
| 20 | * Tegra DRAM memory base address |
| 21 | ******************************************************************************/ |
Varun Wadekar | 761ca73 | 2017-04-24 14:17:12 -0700 | [diff] [blame] | 22 | #define TEGRA_DRAM_BASE ULL(0x80000000) |
| 23 | #define TEGRA_DRAM_END ULL(0x27FFFFFFF) |
Varun Wadekar | 7a269e2 | 2015-06-10 14:04:32 +0530 | [diff] [blame] | 24 | |
Varun Wadekar | b7b4575 | 2015-12-28 14:55:41 -0800 | [diff] [blame] | 25 | /******************************************************************************* |
| 26 | * Struct for parameters received from BL2 |
| 27 | ******************************************************************************/ |
Varun Wadekar | b316e24 | 2015-05-19 16:48:04 +0530 | [diff] [blame] | 28 | typedef struct plat_params_from_bl2 { |
Varun Wadekar | 6bb6246 | 2015-10-06 12:49:31 +0530 | [diff] [blame] | 29 | /* TZ memory size */ |
Varun Wadekar | b316e24 | 2015-05-19 16:48:04 +0530 | [diff] [blame] | 30 | uint64_t tzdram_size; |
Varun Wadekar | 6bb6246 | 2015-10-06 12:49:31 +0530 | [diff] [blame] | 31 | /* TZ memory base */ |
| 32 | uint64_t tzdram_base; |
Varun Wadekar | d2014c6 | 2015-10-29 10:37:28 +0530 | [diff] [blame] | 33 | /* UART port ID */ |
| 34 | int uart_id; |
Harvey Hsieh | fbdfce1 | 2016-11-23 19:13:08 +0800 | [diff] [blame] | 35 | /* L2 ECC parity protection disable flag */ |
| 36 | int l2_ecc_parity_prot_dis; |
Varun Wadekar | b316e24 | 2015-05-19 16:48:04 +0530 | [diff] [blame] | 37 | } plat_params_from_bl2_t; |
| 38 | |
Varun Wadekar | dc79930 | 2015-12-28 16:36:42 -0800 | [diff] [blame] | 39 | /******************************************************************************* |
Harvey Hsieh | fbdfce1 | 2016-11-23 19:13:08 +0800 | [diff] [blame] | 40 | * Helper function to access l2ctlr_el1 register on Cortex-A57 CPUs |
| 41 | ******************************************************************************/ |
| 42 | DEFINE_RENAME_SYSREG_RW_FUNCS(l2ctlr_el1, CORTEX_A57_L2CTLR_EL1) |
| 43 | |
| 44 | /******************************************************************************* |
Antonio Nino Diaz | 6bf7c6b | 2018-09-24 17:16:05 +0100 | [diff] [blame] | 45 | * Struct describing parameters passed to bl31 |
| 46 | ******************************************************************************/ |
| 47 | struct tegra_bl31_params { |
| 48 | param_header_t h; |
| 49 | image_info_t *bl31_image_info; |
| 50 | entry_point_info_t *bl32_ep_info; |
| 51 | image_info_t *bl32_image_info; |
| 52 | entry_point_info_t *bl33_ep_info; |
| 53 | image_info_t *bl33_image_info; |
| 54 | }; |
| 55 | |
Varun Wadekar | 254441d | 2015-07-23 10:07:54 +0530 | [diff] [blame] | 56 | /* Declarations for plat_psci_handlers.c */ |
Anthony Zhou | 5d1bb05 | 2017-03-03 16:23:08 +0800 | [diff] [blame] | 57 | int32_t tegra_soc_validate_power_state(uint32_t power_state, |
Varun Wadekar | a78bb1b | 2015-08-07 10:03:00 +0530 | [diff] [blame] | 58 | psci_power_state_t *req_state); |
Varun Wadekar | 254441d | 2015-07-23 10:07:54 +0530 | [diff] [blame] | 59 | |
Varun Wadekar | b316e24 | 2015-05-19 16:48:04 +0530 | [diff] [blame] | 60 | /* Declarations for plat_setup.c */ |
| 61 | const mmap_region_t *plat_get_mmio_map(void); |
Anthony Zhou | 25d127f | 2017-03-21 15:58:50 +0800 | [diff] [blame] | 62 | uint32_t plat_get_console_from_id(int32_t id); |
Varun Wadekar | b7b4575 | 2015-12-28 14:55:41 -0800 | [diff] [blame] | 63 | void plat_gic_setup(void); |
Antonio Nino Diaz | 6bf7c6b | 2018-09-24 17:16:05 +0100 | [diff] [blame] | 64 | struct tegra_bl31_params *plat_get_bl31_params(void); |
Varun Wadekar | d22d4ad | 2016-05-23 11:41:07 -0700 | [diff] [blame] | 65 | plat_params_from_bl2_t *plat_get_bl31_plat_params(void); |
Varun Wadekar | b316e24 | 2015-05-19 16:48:04 +0530 | [diff] [blame] | 66 | |
| 67 | /* Declarations for plat_secondary.c */ |
| 68 | void plat_secondary_setup(void); |
Anthony Zhou | faad346 | 2017-03-21 15:50:09 +0800 | [diff] [blame] | 69 | int32_t plat_lock_cpu_vectors(void); |
Varun Wadekar | b316e24 | 2015-05-19 16:48:04 +0530 | [diff] [blame] | 70 | |
Varun Wadekar | dc79930 | 2015-12-28 16:36:42 -0800 | [diff] [blame] | 71 | /* Declarations for tegra_fiq_glue.c */ |
| 72 | void tegra_fiq_handler_setup(void); |
| 73 | int tegra_fiq_get_intr_context(void); |
| 74 | void tegra_fiq_set_ns_entrypoint(uint64_t entrypoint); |
| 75 | |
Varun Wadekar | b316e24 | 2015-05-19 16:48:04 +0530 | [diff] [blame] | 76 | /* Declarations for tegra_security.c */ |
| 77 | void tegra_security_setup(void); |
| 78 | void tegra_security_setup_videomem(uintptr_t base, uint64_t size); |
| 79 | |
| 80 | /* Declarations for tegra_pm.c */ |
Vignesh Radhakrishnan | b4a7294 | 2017-03-03 10:58:05 -0800 | [diff] [blame] | 81 | extern uint8_t tegra_fake_system_suspend; |
| 82 | |
Varun Wadekar | b316e24 | 2015-05-19 16:48:04 +0530 | [diff] [blame] | 83 | void tegra_pm_system_suspend_entry(void); |
| 84 | void tegra_pm_system_suspend_exit(void); |
| 85 | int tegra_system_suspended(void); |
| 86 | |
| 87 | /* Declarations for tegraXXX_pm.c */ |
| 88 | int tegra_prepare_cpu_suspend(unsigned int id, unsigned int afflvl); |
| 89 | int tegra_prepare_cpu_on_finish(unsigned long mpidr); |
| 90 | |
| 91 | /* Declarations for tegra_bl31_setup.c */ |
| 92 | plat_params_from_bl2_t *bl31_get_plat_params(void); |
Varun Wadekar | 7a269e2 | 2015-06-10 14:04:32 +0530 | [diff] [blame] | 93 | int bl31_check_ns_address(uint64_t base, uint64_t size_in_bytes); |
Varun Wadekar | 3f0a8ad | 2016-03-28 15:56:47 -0700 | [diff] [blame] | 94 | void plat_early_platform_setup(void); |
Varun Wadekar | b316e24 | 2015-05-19 16:48:04 +0530 | [diff] [blame] | 95 | |
Varun Wadekar | bc74fec | 2015-07-16 15:47:03 +0530 | [diff] [blame] | 96 | /* Declarations for tegra_delay_timer.c */ |
| 97 | void tegra_delay_timer_init(void); |
| 98 | |
Varun Wadekar | 93bed2a | 2016-03-18 13:07:33 -0700 | [diff] [blame] | 99 | void tegra_secure_entrypoint(void); |
| 100 | void tegra186_cpu_reset_handler(void); |
| 101 | |
Anthony Zhou | e5bd345 | 2017-03-01 12:47:37 +0800 | [diff] [blame] | 102 | /* Declarations for tegra_sip_calls.c */ |
| 103 | uintptr_t tegra_sip_handler(uint32_t smc_fid, |
| 104 | u_register_t x1, |
| 105 | u_register_t x2, |
| 106 | u_register_t x3, |
| 107 | u_register_t x4, |
| 108 | void *cookie, |
| 109 | void *handle, |
| 110 | u_register_t flags); |
| 111 | int plat_sip_handler(uint32_t smc_fid, |
| 112 | uint64_t x1, |
| 113 | uint64_t x2, |
| 114 | uint64_t x3, |
| 115 | uint64_t x4, |
| 116 | const void *cookie, |
| 117 | void *handle, |
| 118 | uint64_t flags); |
| 119 | |
Antonio Nino Diaz | 5eb8837 | 2018-11-08 10:20:19 +0000 | [diff] [blame] | 120 | #endif /* TEGRA_PRIVATE_H */ |