blob: e50d12faf89de0165c7a858fd73bdf4c0e9dbfdc [file] [log] [blame]
Varun Wadekar7a269e22015-06-10 14:04:32 +05301/*
Vignesh Radhakrishnanb4a72942017-03-03 10:58:05 -08002 * Copyright (c) 2015-2017, ARM Limited and Contributors. All rights reserved.
Varun Wadekar7a269e22015-06-10 14:04:32 +05303 *
dp-armfa3cf0b2017-05-03 09:38:09 +01004 * SPDX-License-Identifier: BSD-3-Clause
Varun Wadekar7a269e22015-06-10 14:04:32 +05305 */
6
Varun Wadekar7a269e22015-06-10 14:04:32 +05307#include <assert.h>
Varun Wadekar7a269e22015-06-10 14:04:32 +05308#include <errno.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +00009
10#include <arch.h>
11#include <arch_helpers.h>
12#include <common/bl_common.h>
13#include <common/debug.h>
14#include <common/runtime_svc.h>
15#include <lib/mmio.h>
16
Varun Wadekar7a269e22015-06-10 14:04:32 +053017#include <memctrl.h>
Vignesh Radhakrishnanb4a72942017-03-03 10:58:05 -080018#include <tegra_platform.h>
Isla Mitchelle3631462017-07-14 10:46:32 +010019#include <tegra_private.h>
Varun Wadekar7a269e22015-06-10 14:04:32 +053020
Varun Wadekar0f3baa02015-07-16 11:36:33 +053021/*******************************************************************************
Varun Wadekar923d04a2015-12-09 18:18:53 -080022 * Common Tegra SiP SMCs
Varun Wadekar0f3baa02015-07-16 11:36:33 +053023 ******************************************************************************/
Varun Wadekar7a269e22015-06-10 14:04:32 +053024#define TEGRA_SIP_NEW_VIDEOMEM_REGION 0x82000003
Varun Wadekardc799302015-12-28 16:36:42 -080025#define TEGRA_SIP_FIQ_NS_ENTRYPOINT 0x82000005
26#define TEGRA_SIP_FIQ_NS_GET_CONTEXT 0x82000006
Vignesh Radhakrishnanb4a72942017-03-03 10:58:05 -080027#define TEGRA_SIP_ENABLE_FAKE_SYSTEM_SUSPEND 0xC2000007
Varun Wadekar7a269e22015-06-10 14:04:32 +053028
29/*******************************************************************************
Vignesh Radhakrishnanb4a72942017-03-03 10:58:05 -080030 * Fake system suspend mode control var
31 ******************************************************************************/
32extern uint8_t tegra_fake_system_suspend;
33
34
35/*******************************************************************************
Varun Wadekar923d04a2015-12-09 18:18:53 -080036 * SoC specific SiP handler
37 ******************************************************************************/
38#pragma weak plat_sip_handler
39int plat_sip_handler(uint32_t smc_fid,
40 uint64_t x1,
41 uint64_t x2,
42 uint64_t x3,
43 uint64_t x4,
44 void *cookie,
45 void *handle,
46 uint64_t flags)
47{
48 return -ENOTSUP;
49}
50
51/*******************************************************************************
Wayne Lin2330edd2016-03-31 13:49:09 -070052 * This function is responsible for handling all SiP calls
Varun Wadekar7a269e22015-06-10 14:04:32 +053053 ******************************************************************************/
Masahiro Yamada5ac9d962018-04-19 01:18:48 +090054uintptr_t tegra_sip_handler(uint32_t smc_fid,
55 u_register_t x1,
56 u_register_t x2,
57 u_register_t x3,
58 u_register_t x4,
59 void *cookie,
60 void *handle,
61 u_register_t flags)
Varun Wadekar7a269e22015-06-10 14:04:32 +053062{
Varun Wadekara59a7c52017-04-26 08:31:50 -070063 uint32_t regval;
Varun Wadekar7a269e22015-06-10 14:04:32 +053064 int err;
65
Varun Wadekar923d04a2015-12-09 18:18:53 -080066 /* Check if this is a SoC specific SiP */
67 err = plat_sip_handler(smc_fid, x1, x2, x3, x4, cookie, handle, flags);
68 if (err == 0)
Varun Wadekar14f39572017-04-17 11:54:33 -070069 SMC_RET1(handle, (uint64_t)err);
Varun Wadekar923d04a2015-12-09 18:18:53 -080070
Varun Wadekar7a269e22015-06-10 14:04:32 +053071 switch (smc_fid) {
72
73 case TEGRA_SIP_NEW_VIDEOMEM_REGION:
74
Varun Wadekar0f3baa02015-07-16 11:36:33 +053075 /* clean up the high bits */
Varun Wadekar0f3baa02015-07-16 11:36:33 +053076 x2 = (uint32_t)x2;
77
Varun Wadekar7a269e22015-06-10 14:04:32 +053078 /*
79 * Check if Video Memory overlaps TZDRAM (contains bl31/bl32)
80 * or falls outside of the valid DRAM range
81 */
82 err = bl31_check_ns_address(x1, x2);
83 if (err)
84 SMC_RET1(handle, err);
85
86 /*
87 * Check if Video Memory is aligned to 1MB.
88 */
89 if ((x1 & 0xFFFFF) || (x2 & 0xFFFFF)) {
90 ERROR("Unaligned Video Memory base address!\n");
91 SMC_RET1(handle, -ENOTSUP);
92 }
93
Varun Wadekara59a7c52017-04-26 08:31:50 -070094 /*
95 * The GPU is the user of the Video Memory region. In order to
96 * transition to the new memory region smoothly, we program the
97 * new base/size ONLY if the GPU is in reset mode.
98 */
99 regval = mmio_read_32(TEGRA_CAR_RESET_BASE +
100 TEGRA_GPU_RESET_REG_OFFSET);
101 if ((regval & GPU_RESET_BIT) == 0U) {
102 ERROR("GPU not in reset! Video Memory setup failed\n");
103 SMC_RET1(handle, -ENOTSUP);
104 }
105
Varun Wadekar7a269e22015-06-10 14:04:32 +0530106 /* new video memory carveout settings */
107 tegra_memctrl_videomem_setup(x1, x2);
108
109 SMC_RET1(handle, 0);
Varun Wadekar0f3baa02015-07-16 11:36:33 +0530110 break;
Varun Wadekar7a269e22015-06-10 14:04:32 +0530111
Varun Wadekardc799302015-12-28 16:36:42 -0800112 /*
113 * The NS world registers the address of its handler to be
114 * used for processing the FIQ. This is normally used by the
115 * NS FIQ debugger driver to detect system hangs by programming
116 * a watchdog timer to fire a FIQ interrupt.
117 */
118 case TEGRA_SIP_FIQ_NS_ENTRYPOINT:
119
120 if (!x1)
121 SMC_RET1(handle, SMC_UNK);
122
123 /*
124 * TODO: Check if x1 contains a valid DRAM address
125 */
126
127 /* store the NS world's entrypoint */
128 tegra_fiq_set_ns_entrypoint(x1);
129
130 SMC_RET1(handle, 0);
131 break;
132
133 /*
134 * The NS world's FIQ handler issues this SMC to get the NS EL1/EL0
135 * CPU context when the FIQ interrupt was triggered. This allows the
136 * NS world to understand the CPU state when the watchdog interrupt
137 * triggered.
138 */
139 case TEGRA_SIP_FIQ_NS_GET_CONTEXT:
140
141 /* retrieve context registers when FIQ triggered */
142 tegra_fiq_get_intr_context();
143
144 SMC_RET0(handle);
145 break;
146
Vignesh Radhakrishnanb4a72942017-03-03 10:58:05 -0800147 case TEGRA_SIP_ENABLE_FAKE_SYSTEM_SUSPEND:
148 /*
149 * System suspend fake mode is set if we are on VDK and we make
150 * a debug SIP call. This mode ensures that we excercise debug
151 * path instead of the regular code path to suit the pre-silicon
152 * platform needs. These include replacing the call to WFI by
153 * a warm reset request.
154 */
155 if (tegra_platform_is_emulation() != 0U) {
156
157 tegra_fake_system_suspend = 1;
158 SMC_RET1(handle, 0);
159 }
160
161 /*
162 * We return to the external world as if this SIP is not
163 * implemented in case, we are not running on VDK.
164 */
165 break;
166
Varun Wadekar7a269e22015-06-10 14:04:32 +0530167 default:
168 ERROR("%s: unhandled SMC (0x%x)\n", __func__, smc_fid);
169 break;
170 }
171
172 SMC_RET1(handle, SMC_UNK);
173}
174
175/* Define a runtime service descriptor for fast SMC calls */
176DECLARE_RT_SVC(
Varun Wadekar923d04a2015-12-09 18:18:53 -0800177 tegra_sip_fast,
Varun Wadekar7a269e22015-06-10 14:04:32 +0530178
179 OEN_SIP_START,
180 OEN_SIP_END,
181 SMC_TYPE_FAST,
182 NULL,
Varun Wadekar923d04a2015-12-09 18:18:53 -0800183 tegra_sip_handler
Varun Wadekar7a269e22015-06-10 14:04:32 +0530184);