Artsem Artsemenka | fea97f7 | 2019-09-16 15:11:21 +0100 | [diff] [blame] | 1 | /* |
Bipin Ravi | eb4d12b | 2022-03-12 01:58:02 -0600 | [diff] [blame] | 2 | * Copyright (c) 2019-2022, ARM Limited. All rights reserved. |
Varun Wadekar | 9030a6c | 2022-03-09 22:04:00 +0000 | [diff] [blame] | 3 | * Copyright (c) 2021-2022, NVIDIA Corporation. All rights reserved. |
Artsem Artsemenka | fea97f7 | 2019-09-16 15:11:21 +0100 | [diff] [blame] | 4 | * |
| 5 | * SPDX-License-Identifier: BSD-3-Clause |
| 6 | */ |
| 7 | |
| 8 | #include <arch.h> |
| 9 | #include <asm_macros.S> |
| 10 | #include <common/bl_common.h> |
Jimmy Brisson | 7cc90c4 | 2020-09-30 15:34:51 -0500 | [diff] [blame] | 11 | #include <cortex_a78_ae.h> |
Artsem Artsemenka | fea97f7 | 2019-09-16 15:11:21 +0100 | [diff] [blame] | 12 | #include <cpu_macros.S> |
| 13 | #include <plat_macros.S> |
Bipin Ravi | eb4d12b | 2022-03-12 01:58:02 -0600 | [diff] [blame] | 14 | #include "wa_cve_2022_23960_bhb_vector.S" |
Artsem Artsemenka | fea97f7 | 2019-09-16 15:11:21 +0100 | [diff] [blame] | 15 | |
| 16 | /* Hardware handled coherency */ |
| 17 | #if HW_ASSISTED_COHERENCY == 0 |
Jimmy Brisson | 7cc90c4 | 2020-09-30 15:34:51 -0500 | [diff] [blame] | 18 | #error "cortex_a78_ae must be compiled with HW_ASSISTED_COHERENCY enabled" |
Artsem Artsemenka | fea97f7 | 2019-09-16 15:11:21 +0100 | [diff] [blame] | 19 | #endif |
| 20 | |
Bipin Ravi | eb4d12b | 2022-03-12 01:58:02 -0600 | [diff] [blame] | 21 | #if WORKAROUND_CVE_2022_23960 |
| 22 | wa_cve_2022_23960_bhb_vector_table CORTEX_A78_AE_BHB_LOOP_COUNT, cortex_a78_ae |
| 23 | #endif /* WORKAROUND_CVE_2022_23960 */ |
| 24 | |
Varun Wadekar | a3110ad | 2021-07-27 00:39:40 -0700 | [diff] [blame] | 25 | /* -------------------------------------------------- |
Varun Wadekar | 0914fc4 | 2021-07-27 02:32:29 -0700 | [diff] [blame] | 26 | * Errata Workaround for A78 AE Erratum 1941500. |
| 27 | * This applies to revisions r0p0 and r0p1 of A78 AE. |
| 28 | * Inputs: |
| 29 | * x0: variant[4:7] and revision[0:3] of current cpu. |
| 30 | * Shall clobber: x0-x17 |
| 31 | * -------------------------------------------------- |
| 32 | */ |
| 33 | func errata_a78_ae_1941500_wa |
| 34 | /* Compare x0 against revisions r0p0 - r0p1 */ |
| 35 | mov x17, x30 |
| 36 | bl check_errata_1941500 |
| 37 | cbz x0, 1f |
| 38 | |
| 39 | /* Set bit 8 in ECTLR_EL1 */ |
| 40 | mrs x0, CORTEX_A78_AE_CPUECTLR_EL1 |
| 41 | bic x0, x0, #CORTEX_A78_AE_CPUECTLR_EL1_BIT_8 |
| 42 | msr CORTEX_A78_AE_CPUECTLR_EL1, x0 |
| 43 | isb |
| 44 | 1: |
| 45 | ret x17 |
| 46 | endfunc errata_a78_ae_1941500_wa |
| 47 | |
| 48 | func check_errata_1941500 |
| 49 | /* Applies to revisions r0p0 and r0p1. */ |
| 50 | mov x1, #CPU_REV(0, 0) |
| 51 | mov x2, #CPU_REV(0, 1) |
| 52 | b cpu_rev_var_range |
| 53 | endfunc check_errata_1941500 |
| 54 | |
| 55 | /* -------------------------------------------------- |
Varun Wadekar | a3110ad | 2021-07-27 00:39:40 -0700 | [diff] [blame] | 56 | * Errata Workaround for A78 AE Erratum 1951502. |
| 57 | * This applies to revisions r0p0 and r0p1 of A78 AE. |
| 58 | * Inputs: |
| 59 | * x0: variant[4:7] and revision[0:3] of current cpu. |
| 60 | * Shall clobber: x0-x17 |
| 61 | * -------------------------------------------------- |
| 62 | */ |
| 63 | func errata_a78_ae_1951502_wa |
| 64 | /* Compare x0 against revisions r0p0 - r0p1 */ |
| 65 | mov x17, x30 |
| 66 | bl check_errata_1951502 |
| 67 | cbz x0, 1f |
| 68 | |
| 69 | msr S3_6_c15_c8_0, xzr |
| 70 | ldr x0, =0x10E3900002 |
| 71 | msr S3_6_c15_c8_2, x0 |
| 72 | ldr x0, =0x10FFF00083 |
| 73 | msr S3_6_c15_c8_3, x0 |
| 74 | ldr x0, =0x2001003FF |
| 75 | msr S3_6_c15_c8_1, x0 |
| 76 | |
| 77 | mov x0, #1 |
| 78 | msr S3_6_c15_c8_0, x0 |
| 79 | ldr x0, =0x10E3800082 |
| 80 | msr S3_6_c15_c8_2, x0 |
| 81 | ldr x0, =0x10FFF00083 |
| 82 | msr S3_6_c15_c8_3, x0 |
| 83 | ldr x0, =0x2001003FF |
| 84 | msr S3_6_c15_c8_1, x0 |
| 85 | |
| 86 | mov x0, #2 |
| 87 | msr S3_6_c15_c8_0, x0 |
| 88 | ldr x0, =0x10E3800200 |
| 89 | msr S3_6_c15_c8_2, x0 |
| 90 | ldr x0, =0x10FFF003E0 |
| 91 | msr S3_6_c15_c8_3, x0 |
| 92 | ldr x0, =0x2001003FF |
| 93 | msr S3_6_c15_c8_1, x0 |
| 94 | |
| 95 | isb |
| 96 | 1: |
| 97 | ret x17 |
| 98 | endfunc errata_a78_ae_1951502_wa |
| 99 | |
| 100 | func check_errata_1951502 |
| 101 | /* Applies to revisions r0p0 and r0p1. */ |
| 102 | mov x1, #CPU_REV(0, 0) |
| 103 | mov x2, #CPU_REV(0, 1) |
| 104 | b cpu_rev_var_range |
| 105 | endfunc check_errata_1951502 |
| 106 | |
Varun Wadekar | 9030a6c | 2022-03-09 22:04:00 +0000 | [diff] [blame] | 107 | /* -------------------------------------------------- |
| 108 | * Errata Workaround for A78 AE Erratum 2376748. |
| 109 | * This applies to revisions r0p0 and r0p1 of A78 AE. |
| 110 | * Inputs: |
| 111 | * x0: variant[4:7] and revision[0:3] of current cpu. |
| 112 | * Shall clobber: x0-x17 |
| 113 | * -------------------------------------------------- |
| 114 | */ |
| 115 | func errata_a78_ae_2376748_wa |
| 116 | /* Compare x0 against revisions r0p0 - r0p1 */ |
| 117 | mov x17, x30 |
| 118 | bl check_errata_2376748 |
| 119 | cbz x0, 1f |
| 120 | |
| 121 | /* ------------------------------------------------------- |
| 122 | * Set CPUACTLR2_EL1[0] to 1 to force PLDW/PFRM ST to |
| 123 | * behave like PLD/PRFM LD and not cause invalidations to |
| 124 | * other PE caches. There might be a small performance |
| 125 | * degradation to this workaround for certain workloads |
| 126 | * that share data. |
| 127 | * ------------------------------------------------------- |
| 128 | */ |
| 129 | mrs x0, CORTEX_A78_AE_ACTLR2_EL1 |
| 130 | orr x0, x0, #CORTEX_A78_AE_ACTLR2_EL1_BIT_0 |
| 131 | msr CORTEX_A78_AE_ACTLR2_EL1, x0 |
| 132 | isb |
| 133 | 1: |
| 134 | ret x17 |
| 135 | endfunc errata_a78_ae_2376748_wa |
| 136 | |
| 137 | func check_errata_2376748 |
| 138 | /* Applies to revisions r0p0 and r0p1. */ |
| 139 | mov x1, #CPU_REV(0, 0) |
| 140 | mov x2, #CPU_REV(0, 1) |
| 141 | b cpu_rev_var_range |
| 142 | endfunc check_errata_2376748 |
| 143 | |
Varun Wadekar | ac6bf2e | 2022-03-09 22:20:32 +0000 | [diff] [blame] | 144 | /* -------------------------------------------------- |
| 145 | * Errata Workaround for A78 AE Erratum 2395408. |
| 146 | * This applies to revisions r0p0 and r0p1 of A78 AE. |
| 147 | * Inputs: |
| 148 | * x0: variant[4:7] and revision[0:3] of current cpu. |
| 149 | * Shall clobber: x0-x17 |
| 150 | * -------------------------------------------------- |
| 151 | */ |
| 152 | func errata_a78_ae_2395408_wa |
| 153 | /* Compare x0 against revisions r0p0 - r0p1 */ |
| 154 | mov x17, x30 |
| 155 | bl check_errata_2395408 |
| 156 | cbz x0, 1f |
| 157 | |
| 158 | /* -------------------------------------------------------- |
| 159 | * Disable folding of demand requests into older prefetches |
| 160 | * with L2 miss requests outstanding by setting the |
| 161 | * CPUACTLR2_EL1[40] to 1. |
| 162 | * -------------------------------------------------------- |
| 163 | */ |
| 164 | mrs x0, CORTEX_A78_AE_ACTLR2_EL1 |
| 165 | orr x0, x0, #CORTEX_A78_AE_ACTLR2_EL1_BIT_40 |
| 166 | msr CORTEX_A78_AE_ACTLR2_EL1, x0 |
| 167 | isb |
| 168 | 1: |
| 169 | ret x17 |
| 170 | endfunc errata_a78_ae_2395408_wa |
| 171 | |
| 172 | func check_errata_2395408 |
| 173 | /* Applies to revisions r0p0 and r0p1. */ |
| 174 | mov x1, #CPU_REV(0, 0) |
| 175 | mov x2, #CPU_REV(0, 1) |
| 176 | b cpu_rev_var_range |
| 177 | endfunc check_errata_2395408 |
| 178 | |
Bipin Ravi | eb4d12b | 2022-03-12 01:58:02 -0600 | [diff] [blame] | 179 | func check_errata_cve_2022_23960 |
| 180 | #if WORKAROUND_CVE_2022_23960 |
| 181 | mov x0, #ERRATA_APPLIES |
| 182 | #else |
| 183 | mov x0, #ERRATA_MISSING |
| 184 | #endif |
| 185 | ret |
| 186 | endfunc check_errata_cve_2022_23960 |
| 187 | |
Artsem Artsemenka | fea97f7 | 2019-09-16 15:11:21 +0100 | [diff] [blame] | 188 | /* ------------------------------------------------- |
Jimmy Brisson | 7cc90c4 | 2020-09-30 15:34:51 -0500 | [diff] [blame] | 189 | * The CPU Ops reset function for Cortex-A78-AE |
Artsem Artsemenka | fea97f7 | 2019-09-16 15:11:21 +0100 | [diff] [blame] | 190 | * ------------------------------------------------- |
| 191 | */ |
Jimmy Brisson | 7cc90c4 | 2020-09-30 15:34:51 -0500 | [diff] [blame] | 192 | func cortex_a78_ae_reset_func |
Varun Wadekar | a3110ad | 2021-07-27 00:39:40 -0700 | [diff] [blame] | 193 | mov x19, x30 |
| 194 | bl cpu_get_rev_var |
| 195 | mov x18, x0 |
| 196 | |
Varun Wadekar | 0914fc4 | 2021-07-27 02:32:29 -0700 | [diff] [blame] | 197 | #if ERRATA_A78_AE_1941500 |
| 198 | mov x0, x18 |
| 199 | bl errata_a78_ae_1941500_wa |
| 200 | #endif |
| 201 | |
Varun Wadekar | a3110ad | 2021-07-27 00:39:40 -0700 | [diff] [blame] | 202 | #if ERRATA_A78_AE_1951502 |
| 203 | mov x0, x18 |
| 204 | bl errata_a78_ae_1951502_wa |
| 205 | #endif |
| 206 | |
Varun Wadekar | 9030a6c | 2022-03-09 22:04:00 +0000 | [diff] [blame] | 207 | #if ERRATA_A78_AE_2376748 |
| 208 | mov x0, x18 |
| 209 | bl errata_a78_ae_2376748_wa |
| 210 | #endif |
| 211 | |
Varun Wadekar | ac6bf2e | 2022-03-09 22:20:32 +0000 | [diff] [blame] | 212 | #if ERRATA_A78_AE_2395408 |
| 213 | mov x0, x18 |
| 214 | bl errata_a78_ae_2395408_wa |
| 215 | #endif |
| 216 | |
Varun Wadekar | a3110ad | 2021-07-27 00:39:40 -0700 | [diff] [blame] | 217 | #if ENABLE_AMU |
Artsem Artsemenka | fea97f7 | 2019-09-16 15:11:21 +0100 | [diff] [blame] | 218 | /* Make sure accesses from EL0/EL1 and EL2 are not trapped to EL3 */ |
| 219 | mrs x0, actlr_el3 |
Jimmy Brisson | 3571fb9 | 2020-06-01 10:18:22 -0500 | [diff] [blame] | 220 | bic x0, x0, #CORTEX_A78_ACTLR_TAM_BIT |
Artsem Artsemenka | fea97f7 | 2019-09-16 15:11:21 +0100 | [diff] [blame] | 221 | msr actlr_el3, x0 |
| 222 | |
| 223 | /* Make sure accesses from non-secure EL0/EL1 are not trapped to EL2 */ |
| 224 | mrs x0, actlr_el2 |
Jimmy Brisson | 3571fb9 | 2020-06-01 10:18:22 -0500 | [diff] [blame] | 225 | bic x0, x0, #CORTEX_A78_ACTLR_TAM_BIT |
Artsem Artsemenka | fea97f7 | 2019-09-16 15:11:21 +0100 | [diff] [blame] | 226 | msr actlr_el2, x0 |
| 227 | |
| 228 | /* Enable group0 counters */ |
Jimmy Brisson | 3571fb9 | 2020-06-01 10:18:22 -0500 | [diff] [blame] | 229 | mov x0, #CORTEX_A78_AMU_GROUP0_MASK |
Artsem Artsemenka | fea97f7 | 2019-09-16 15:11:21 +0100 | [diff] [blame] | 230 | msr CPUAMCNTENSET0_EL0, x0 |
| 231 | |
| 232 | /* Enable group1 counters */ |
Jimmy Brisson | 3571fb9 | 2020-06-01 10:18:22 -0500 | [diff] [blame] | 233 | mov x0, #CORTEX_A78_AMU_GROUP1_MASK |
Artsem Artsemenka | fea97f7 | 2019-09-16 15:11:21 +0100 | [diff] [blame] | 234 | msr CPUAMCNTENSET1_EL0, x0 |
Varun Wadekar | a3110ad | 2021-07-27 00:39:40 -0700 | [diff] [blame] | 235 | #endif |
| 236 | |
Bipin Ravi | eb4d12b | 2022-03-12 01:58:02 -0600 | [diff] [blame] | 237 | #if IMAGE_BL31 && WORKAROUND_CVE_2022_23960 |
| 238 | /* |
| 239 | * The Cortex-A78AE generic vectors are overridden to apply errata |
| 240 | * mitigation on exception entry from lower ELs. |
| 241 | */ |
| 242 | adr x0, wa_cve_vbar_cortex_a78_ae |
| 243 | msr vbar_el3, x0 |
| 244 | #endif /* IMAGE_BL31 && WORKAROUND_CVE_2022_23960 */ |
Artsem Artsemenka | fea97f7 | 2019-09-16 15:11:21 +0100 | [diff] [blame] | 245 | |
Bipin Ravi | eb4d12b | 2022-03-12 01:58:02 -0600 | [diff] [blame] | 246 | isb |
Varun Wadekar | a3110ad | 2021-07-27 00:39:40 -0700 | [diff] [blame] | 247 | ret x19 |
Jimmy Brisson | 7cc90c4 | 2020-09-30 15:34:51 -0500 | [diff] [blame] | 248 | endfunc cortex_a78_ae_reset_func |
Artsem Artsemenka | fea97f7 | 2019-09-16 15:11:21 +0100 | [diff] [blame] | 249 | |
| 250 | /* ------------------------------------------------------- |
| 251 | * HW will do the cache maintenance while powering down |
| 252 | * ------------------------------------------------------- |
| 253 | */ |
Jimmy Brisson | 7cc90c4 | 2020-09-30 15:34:51 -0500 | [diff] [blame] | 254 | func cortex_a78_ae_core_pwr_dwn |
Artsem Artsemenka | fea97f7 | 2019-09-16 15:11:21 +0100 | [diff] [blame] | 255 | /* ------------------------------------------------------- |
| 256 | * Enable CPU power down bit in power control register |
| 257 | * ------------------------------------------------------- |
| 258 | */ |
Jimmy Brisson | 3571fb9 | 2020-06-01 10:18:22 -0500 | [diff] [blame] | 259 | mrs x0, CORTEX_A78_CPUPWRCTLR_EL1 |
| 260 | orr x0, x0, #CORTEX_A78_CPUPWRCTLR_EL1_CORE_PWRDN_EN_BIT |
| 261 | msr CORTEX_A78_CPUPWRCTLR_EL1, x0 |
Artsem Artsemenka | fea97f7 | 2019-09-16 15:11:21 +0100 | [diff] [blame] | 262 | isb |
| 263 | ret |
Jimmy Brisson | 7cc90c4 | 2020-09-30 15:34:51 -0500 | [diff] [blame] | 264 | endfunc cortex_a78_ae_core_pwr_dwn |
Artsem Artsemenka | fea97f7 | 2019-09-16 15:11:21 +0100 | [diff] [blame] | 265 | |
| 266 | /* |
Jimmy Brisson | 7cc90c4 | 2020-09-30 15:34:51 -0500 | [diff] [blame] | 267 | * Errata printing function for cortex_a78_ae. Must follow AAPCS. |
Artsem Artsemenka | fea97f7 | 2019-09-16 15:11:21 +0100 | [diff] [blame] | 268 | */ |
| 269 | #if REPORT_ERRATA |
Jimmy Brisson | 7cc90c4 | 2020-09-30 15:34:51 -0500 | [diff] [blame] | 270 | func cortex_a78_ae_errata_report |
Varun Wadekar | a3110ad | 2021-07-27 00:39:40 -0700 | [diff] [blame] | 271 | stp x8, x30, [sp, #-16]! |
| 272 | |
| 273 | bl cpu_get_rev_var |
| 274 | mov x8, x0 |
| 275 | |
| 276 | /* |
| 277 | * Report all errata. The revision-variant information is passed to |
| 278 | * checking functions of each errata. |
| 279 | */ |
Varun Wadekar | 0914fc4 | 2021-07-27 02:32:29 -0700 | [diff] [blame] | 280 | report_errata ERRATA_A78_AE_1941500, cortex_a78_ae, 1941500 |
Varun Wadekar | a3110ad | 2021-07-27 00:39:40 -0700 | [diff] [blame] | 281 | report_errata ERRATA_A78_AE_1951502, cortex_a78_ae, 1951502 |
Varun Wadekar | 9030a6c | 2022-03-09 22:04:00 +0000 | [diff] [blame] | 282 | report_errata ERRATA_A78_AE_2376748, cortex_a78_ae, 2376748 |
Varun Wadekar | ac6bf2e | 2022-03-09 22:20:32 +0000 | [diff] [blame] | 283 | report_errata ERRATA_A78_AE_2395408, cortex_a78_ae, 2395408 |
Bipin Ravi | eb4d12b | 2022-03-12 01:58:02 -0600 | [diff] [blame] | 284 | report_errata WORKAROUND_CVE_2022_23960, cortex_a78_ae, cve_2022_23960 |
Varun Wadekar | a3110ad | 2021-07-27 00:39:40 -0700 | [diff] [blame] | 285 | |
| 286 | ldp x8, x30, [sp], #16 |
Artsem Artsemenka | fea97f7 | 2019-09-16 15:11:21 +0100 | [diff] [blame] | 287 | ret |
Jimmy Brisson | 7cc90c4 | 2020-09-30 15:34:51 -0500 | [diff] [blame] | 288 | endfunc cortex_a78_ae_errata_report |
Artsem Artsemenka | fea97f7 | 2019-09-16 15:11:21 +0100 | [diff] [blame] | 289 | #endif |
| 290 | |
| 291 | /* ------------------------------------------------------- |
Jimmy Brisson | 7cc90c4 | 2020-09-30 15:34:51 -0500 | [diff] [blame] | 292 | * This function provides cortex_a78_ae specific |
Artsem Artsemenka | fea97f7 | 2019-09-16 15:11:21 +0100 | [diff] [blame] | 293 | * register information for crash reporting. |
| 294 | * It needs to return with x6 pointing to |
| 295 | * a list of register names in ascii and |
| 296 | * x8 - x15 having values of registers to be |
| 297 | * reported. |
| 298 | * ------------------------------------------------------- |
| 299 | */ |
Jimmy Brisson | 7cc90c4 | 2020-09-30 15:34:51 -0500 | [diff] [blame] | 300 | .section .rodata.cortex_a78_ae_regs, "aS" |
| 301 | cortex_a78_ae_regs: /* The ascii list of register names to be reported */ |
Artsem Artsemenka | fea97f7 | 2019-09-16 15:11:21 +0100 | [diff] [blame] | 302 | .asciz "cpuectlr_el1", "" |
| 303 | |
Jimmy Brisson | 7cc90c4 | 2020-09-30 15:34:51 -0500 | [diff] [blame] | 304 | func cortex_a78_ae_cpu_reg_dump |
| 305 | adr x6, cortex_a78_ae_regs |
Jimmy Brisson | 3571fb9 | 2020-06-01 10:18:22 -0500 | [diff] [blame] | 306 | mrs x8, CORTEX_A78_CPUECTLR_EL1 |
Artsem Artsemenka | fea97f7 | 2019-09-16 15:11:21 +0100 | [diff] [blame] | 307 | ret |
Jimmy Brisson | 7cc90c4 | 2020-09-30 15:34:51 -0500 | [diff] [blame] | 308 | endfunc cortex_a78_ae_cpu_reg_dump |
Artsem Artsemenka | fea97f7 | 2019-09-16 15:11:21 +0100 | [diff] [blame] | 309 | |
Jimmy Brisson | 7cc90c4 | 2020-09-30 15:34:51 -0500 | [diff] [blame] | 310 | declare_cpu_ops cortex_a78_ae, CORTEX_A78_AE_MIDR, \ |
Varun Wadekar | a3110ad | 2021-07-27 00:39:40 -0700 | [diff] [blame] | 311 | cortex_a78_ae_reset_func, \ |
Jimmy Brisson | 7cc90c4 | 2020-09-30 15:34:51 -0500 | [diff] [blame] | 312 | cortex_a78_ae_core_pwr_dwn |