blob: 6e2b978cf08308a94ef1113bace7b3edb666170b [file] [log] [blame]
Sieu Mun Tangf48707a2022-06-23 18:05:02 +08001/*
2 * Copyright (c) 2019-2023, Intel Corporation. All rights reserved.
3 *
4 * SPDX-License-Identifier: BSD-3-Clause
5 */
6
7#ifndef CLOCKMANAGER_H
8#define CLOCKMANAGER_H
9
10#include "socfpga_handoff.h"
11
12/* MACRO DEFINITION */
13#define SOCFPGA_GLOBAL_TIMER 0xffd01000
14#define SOCFPGA_GLOBAL_TIMER_EN 0x3
15
16#define CLKMGR_PLLGLOB_VCO_PSRC_MASK GENMASK(17, 16)
17#define CLKMGR_PLLGLOB_VCO_PSRC_OFFSET 16
18#define CLKMGR_PLLDIV_FDIV_MASK GENMASK(16, 8)
19#define CLKMGR_PLLDIV_FDIV_OFFSET 8
20#define CLKMGR_PLLDIV_REFCLKDIV_MASK GENMASK(5, 0)
21#define CLKMGR_PLLDIV_REFCLKDIV_OFFSET 0
22#define CLKMGR_PLLDIV_OUTDIV_QDIV_MASK GENMASK(26, 24)
23#define CLKMGR_PLLDIV_OUTDIV_QDIV_OFFSET 24
24
25#define CLKMGR_PLLOUTDIV_C1CNT_MASK GENMASK(12, 8)
26#define CLKMGR_PLLOUTDIV_C1CNT_OFFSET 8
27#define CLKMGR_PLLDIV_OUTDIV_QDIV_MASK GENMASK(26, 24)
28#define CLKMGR_PLLDIV_OUTDIV_QDIV_OFFSET 24
29#define CLKMGR_CLKSRC_MASK GENMASK(18, 16)
30#define CLKMGR_CLKSRC_OFFSET 16
31#define CLKMGR_NOCDIV_DIVIDER_MASK GENMASK(1, 0)
32#define CLKMGR_NOCDIV_L4MAIN_OFFSET 0
33
34#define CLKMGR_INTOSC_HZ 400000000
35#define CLKMGR_VCO_PSRC_EOSC1 0
36#define CLKMGR_VCO_PSRC_INTOSC 1
37#define CLKMGR_VCO_PSRC_F2S 2
38#define CLKMGR_CLKSRC_MAIN 0
39#define CLKMGR_CLKSRC_PER 1
40
41#define CLKMGR_N5X_BASE 0xffd10000
42#define CLKMGR_MAINPLL_NOCCLK 0x40
43#define CLKMGR_MAINPLL_NOCDIV 0x44
44#define CLKMGR_MAINPLL_PLLGLOB 0x48
45#define CLKMGR_MAINPLL_PLLOUTDIV 0x54
46#define CLKMGR_MAINPLL_PLLDIV 0x50
47#define CLKMGR_PERPLL_PLLGLOB 0x9c
48#define CLKMGR_PERPLL_PLLDIV 0xa4
49#define CLKMGR_PERPLL_PLLOUTDIV 0xa8
50
51/* FUNCTION DEFINITION */
52uint64_t clk_get_pll_output_hz(void);
53uint64_t get_l4_clk(void);
54uint32_t get_clk_freq(uint32_t psrc_reg);
55uint32_t get_cpu_clk(void);
56
57#endif