blob: a2a815548605d2074aa5b95505289c6445125f9c [file] [log] [blame]
Pritesh Raithatha9eb5db52017-01-02 19:42:31 +05301/*
2 * Copyright (c) 2017, ARM Limited and Contributors. All rights reserved.
3 *
dp-armfa3cf0b2017-05-03 09:38:09 +01004 * SPDX-License-Identifier: BSD-3-Clause
Pritesh Raithatha9eb5db52017-01-02 19:42:31 +05305 */
6
Puneet Saxenacf8c0e22017-08-04 17:19:55 +05307#include <assert.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +00008#include <common/bl_common.h>
9
Pritesh Raithatha9eb5db52017-01-02 19:42:31 +053010#include <memctrl_v2.h>
Puneet Saxenacf8c0e22017-08-04 17:19:55 +053011#include <tegra_mc_def.h>
12#include <tegra_platform.h>
Pritesh Raithatha9eb5db52017-01-02 19:42:31 +053013
14/*******************************************************************************
15 * Array to hold stream_id override config register offsets
16 ******************************************************************************/
17const static uint32_t tegra186_streamid_override_regs[] = {
18 MC_STREAMID_OVERRIDE_CFG_PTCR,
19 MC_STREAMID_OVERRIDE_CFG_AFIR,
20 MC_STREAMID_OVERRIDE_CFG_HDAR,
21 MC_STREAMID_OVERRIDE_CFG_HOST1XDMAR,
22 MC_STREAMID_OVERRIDE_CFG_NVENCSRD,
23 MC_STREAMID_OVERRIDE_CFG_SATAR,
24 MC_STREAMID_OVERRIDE_CFG_MPCORER,
25 MC_STREAMID_OVERRIDE_CFG_NVENCSWR,
26 MC_STREAMID_OVERRIDE_CFG_AFIW,
27 MC_STREAMID_OVERRIDE_CFG_HDAW,
28 MC_STREAMID_OVERRIDE_CFG_MPCOREW,
29 MC_STREAMID_OVERRIDE_CFG_SATAW,
30 MC_STREAMID_OVERRIDE_CFG_ISPRA,
31 MC_STREAMID_OVERRIDE_CFG_ISPWA,
32 MC_STREAMID_OVERRIDE_CFG_ISPWB,
33 MC_STREAMID_OVERRIDE_CFG_XUSB_HOSTR,
34 MC_STREAMID_OVERRIDE_CFG_XUSB_HOSTW,
35 MC_STREAMID_OVERRIDE_CFG_XUSB_DEVR,
36 MC_STREAMID_OVERRIDE_CFG_XUSB_DEVW,
37 MC_STREAMID_OVERRIDE_CFG_TSECSRD,
38 MC_STREAMID_OVERRIDE_CFG_TSECSWR,
39 MC_STREAMID_OVERRIDE_CFG_GPUSRD,
40 MC_STREAMID_OVERRIDE_CFG_GPUSWR,
41 MC_STREAMID_OVERRIDE_CFG_SDMMCRA,
42 MC_STREAMID_OVERRIDE_CFG_SDMMCRAA,
43 MC_STREAMID_OVERRIDE_CFG_SDMMCR,
44 MC_STREAMID_OVERRIDE_CFG_SDMMCRAB,
45 MC_STREAMID_OVERRIDE_CFG_SDMMCWA,
46 MC_STREAMID_OVERRIDE_CFG_SDMMCWAA,
47 MC_STREAMID_OVERRIDE_CFG_SDMMCW,
48 MC_STREAMID_OVERRIDE_CFG_SDMMCWAB,
49 MC_STREAMID_OVERRIDE_CFG_VICSRD,
50 MC_STREAMID_OVERRIDE_CFG_VICSWR,
51 MC_STREAMID_OVERRIDE_CFG_VIW,
52 MC_STREAMID_OVERRIDE_CFG_NVDECSRD,
53 MC_STREAMID_OVERRIDE_CFG_NVDECSWR,
54 MC_STREAMID_OVERRIDE_CFG_APER,
55 MC_STREAMID_OVERRIDE_CFG_APEW,
56 MC_STREAMID_OVERRIDE_CFG_NVJPGSRD,
57 MC_STREAMID_OVERRIDE_CFG_NVJPGSWR,
58 MC_STREAMID_OVERRIDE_CFG_SESRD,
59 MC_STREAMID_OVERRIDE_CFG_SESWR,
60 MC_STREAMID_OVERRIDE_CFG_ETRR,
61 MC_STREAMID_OVERRIDE_CFG_ETRW,
62 MC_STREAMID_OVERRIDE_CFG_TSECSRDB,
63 MC_STREAMID_OVERRIDE_CFG_TSECSWRB,
64 MC_STREAMID_OVERRIDE_CFG_GPUSRD2,
65 MC_STREAMID_OVERRIDE_CFG_GPUSWR2,
66 MC_STREAMID_OVERRIDE_CFG_AXISR,
67 MC_STREAMID_OVERRIDE_CFG_AXISW,
68 MC_STREAMID_OVERRIDE_CFG_EQOSR,
69 MC_STREAMID_OVERRIDE_CFG_EQOSW,
70 MC_STREAMID_OVERRIDE_CFG_UFSHCR,
71 MC_STREAMID_OVERRIDE_CFG_UFSHCW,
72 MC_STREAMID_OVERRIDE_CFG_NVDISPLAYR,
73 MC_STREAMID_OVERRIDE_CFG_BPMPR,
74 MC_STREAMID_OVERRIDE_CFG_BPMPW,
75 MC_STREAMID_OVERRIDE_CFG_BPMPDMAR,
76 MC_STREAMID_OVERRIDE_CFG_BPMPDMAW,
77 MC_STREAMID_OVERRIDE_CFG_AONR,
78 MC_STREAMID_OVERRIDE_CFG_AONW,
79 MC_STREAMID_OVERRIDE_CFG_AONDMAR,
80 MC_STREAMID_OVERRIDE_CFG_AONDMAW,
81 MC_STREAMID_OVERRIDE_CFG_SCER,
82 MC_STREAMID_OVERRIDE_CFG_SCEW,
83 MC_STREAMID_OVERRIDE_CFG_SCEDMAR,
84 MC_STREAMID_OVERRIDE_CFG_SCEDMAW,
85 MC_STREAMID_OVERRIDE_CFG_APEDMAR,
86 MC_STREAMID_OVERRIDE_CFG_APEDMAW,
87 MC_STREAMID_OVERRIDE_CFG_NVDISPLAYR1,
88 MC_STREAMID_OVERRIDE_CFG_VICSRD1,
89 MC_STREAMID_OVERRIDE_CFG_NVDECSRD1
90};
91
92/*******************************************************************************
93 * Array to hold the security configs for stream IDs
94 ******************************************************************************/
95const static mc_streamid_security_cfg_t tegra186_streamid_sec_cfgs[] = {
96 mc_make_sec_cfg(SCEW, NON_SECURE, NO_OVERRIDE, ENABLE),
97 mc_make_sec_cfg(AFIR, NON_SECURE, OVERRIDE, ENABLE),
98 mc_make_sec_cfg(AFIW, NON_SECURE, OVERRIDE, ENABLE),
99 mc_make_sec_cfg(NVDISPLAYR1, NON_SECURE, OVERRIDE, ENABLE),
100 mc_make_sec_cfg(XUSB_DEVR, NON_SECURE, OVERRIDE, ENABLE),
101 mc_make_sec_cfg(VICSRD1, NON_SECURE, NO_OVERRIDE, ENABLE),
102 mc_make_sec_cfg(NVENCSWR, NON_SECURE, NO_OVERRIDE, ENABLE),
103 mc_make_sec_cfg(TSECSRDB, NON_SECURE, NO_OVERRIDE, ENABLE),
104 mc_make_sec_cfg(AXISW, SECURE, NO_OVERRIDE, DISABLE),
105 mc_make_sec_cfg(SDMMCWAB, NON_SECURE, OVERRIDE, ENABLE),
106 mc_make_sec_cfg(AONDMAW, NON_SECURE, NO_OVERRIDE, ENABLE),
107 mc_make_sec_cfg(GPUSWR2, SECURE, NO_OVERRIDE, DISABLE),
108 mc_make_sec_cfg(SATAW, NON_SECURE, OVERRIDE, ENABLE),
109 mc_make_sec_cfg(UFSHCW, NON_SECURE, OVERRIDE, ENABLE),
110 mc_make_sec_cfg(SDMMCR, NON_SECURE, OVERRIDE, ENABLE),
111 mc_make_sec_cfg(SCEDMAW, NON_SECURE, NO_OVERRIDE, ENABLE),
112 mc_make_sec_cfg(UFSHCR, NON_SECURE, OVERRIDE, ENABLE),
113 mc_make_sec_cfg(SDMMCWAA, NON_SECURE, OVERRIDE, ENABLE),
114 mc_make_sec_cfg(SESWR, NON_SECURE, NO_OVERRIDE, ENABLE),
115 mc_make_sec_cfg(MPCORER, NON_SECURE, OVERRIDE, ENABLE),
116 mc_make_sec_cfg(PTCR, NON_SECURE, OVERRIDE, ENABLE),
117 mc_make_sec_cfg(BPMPW, NON_SECURE, NO_OVERRIDE, ENABLE),
118 mc_make_sec_cfg(ETRW, NON_SECURE, OVERRIDE, ENABLE),
119 mc_make_sec_cfg(GPUSRD, SECURE, NO_OVERRIDE, DISABLE),
120 mc_make_sec_cfg(VICSWR, NON_SECURE, NO_OVERRIDE, ENABLE),
121 mc_make_sec_cfg(SCEDMAR, NON_SECURE, NO_OVERRIDE, ENABLE),
122 mc_make_sec_cfg(HDAW, NON_SECURE, OVERRIDE, ENABLE),
123 mc_make_sec_cfg(ISPWA, NON_SECURE, OVERRIDE, ENABLE),
124 mc_make_sec_cfg(EQOSW, NON_SECURE, OVERRIDE, ENABLE),
125 mc_make_sec_cfg(XUSB_HOSTW, NON_SECURE, OVERRIDE, ENABLE),
126 mc_make_sec_cfg(TSECSWR, NON_SECURE, NO_OVERRIDE, ENABLE),
127 mc_make_sec_cfg(SDMMCRAA, NON_SECURE, OVERRIDE, ENABLE),
128 mc_make_sec_cfg(VIW, NON_SECURE, OVERRIDE, ENABLE),
129 mc_make_sec_cfg(AXISR, SECURE, NO_OVERRIDE, DISABLE),
130 mc_make_sec_cfg(SDMMCW, NON_SECURE, OVERRIDE, ENABLE),
131 mc_make_sec_cfg(BPMPDMAW, NON_SECURE, NO_OVERRIDE, ENABLE),
132 mc_make_sec_cfg(ISPRA, NON_SECURE, OVERRIDE, ENABLE),
133 mc_make_sec_cfg(NVDECSWR, NON_SECURE, NO_OVERRIDE, ENABLE),
134 mc_make_sec_cfg(XUSB_DEVW, NON_SECURE, OVERRIDE, ENABLE),
135 mc_make_sec_cfg(NVDECSRD, NON_SECURE, NO_OVERRIDE, ENABLE),
136 mc_make_sec_cfg(MPCOREW, NON_SECURE, OVERRIDE, ENABLE),
137 mc_make_sec_cfg(NVDISPLAYR, NON_SECURE, OVERRIDE, ENABLE),
138 mc_make_sec_cfg(BPMPDMAR, NON_SECURE, NO_OVERRIDE, ENABLE),
139 mc_make_sec_cfg(NVJPGSWR, NON_SECURE, NO_OVERRIDE, ENABLE),
140 mc_make_sec_cfg(NVDECSRD1, NON_SECURE, NO_OVERRIDE, ENABLE),
141 mc_make_sec_cfg(TSECSRD, NON_SECURE, NO_OVERRIDE, ENABLE),
142 mc_make_sec_cfg(NVJPGSRD, NON_SECURE, NO_OVERRIDE, ENABLE),
143 mc_make_sec_cfg(SDMMCWA, NON_SECURE, OVERRIDE, ENABLE),
144 mc_make_sec_cfg(SCER, NON_SECURE, NO_OVERRIDE, ENABLE),
145 mc_make_sec_cfg(XUSB_HOSTR, NON_SECURE, OVERRIDE, ENABLE),
146 mc_make_sec_cfg(VICSRD, NON_SECURE, NO_OVERRIDE, ENABLE),
147 mc_make_sec_cfg(AONDMAR, NON_SECURE, NO_OVERRIDE, ENABLE),
148 mc_make_sec_cfg(AONW, NON_SECURE, NO_OVERRIDE, ENABLE),
149 mc_make_sec_cfg(SDMMCRA, NON_SECURE, OVERRIDE, ENABLE),
150 mc_make_sec_cfg(HOST1XDMAR, NON_SECURE, NO_OVERRIDE, ENABLE),
151 mc_make_sec_cfg(EQOSR, NON_SECURE, OVERRIDE, ENABLE),
152 mc_make_sec_cfg(SATAR, NON_SECURE, OVERRIDE, ENABLE),
153 mc_make_sec_cfg(BPMPR, NON_SECURE, NO_OVERRIDE, ENABLE),
154 mc_make_sec_cfg(HDAR, NON_SECURE, OVERRIDE, ENABLE),
155 mc_make_sec_cfg(SDMMCRAB, NON_SECURE, OVERRIDE, ENABLE),
156 mc_make_sec_cfg(ETRR, NON_SECURE, OVERRIDE, ENABLE),
157 mc_make_sec_cfg(AONR, NON_SECURE, NO_OVERRIDE, ENABLE),
158 mc_make_sec_cfg(SESRD, NON_SECURE, NO_OVERRIDE, ENABLE),
159 mc_make_sec_cfg(NVENCSRD, NON_SECURE, NO_OVERRIDE, ENABLE),
160 mc_make_sec_cfg(GPUSWR, SECURE, NO_OVERRIDE, DISABLE),
161 mc_make_sec_cfg(TSECSWRB, NON_SECURE, NO_OVERRIDE, ENABLE),
162 mc_make_sec_cfg(ISPWB, NON_SECURE, OVERRIDE, ENABLE),
163 mc_make_sec_cfg(GPUSRD2, SECURE, NO_OVERRIDE, DISABLE),
164 mc_make_sec_cfg(APEDMAW, NON_SECURE, NO_OVERRIDE, ENABLE),
165 mc_make_sec_cfg(APER, NON_SECURE, NO_OVERRIDE, ENABLE),
166 mc_make_sec_cfg(APEW, NON_SECURE, NO_OVERRIDE, ENABLE),
167 mc_make_sec_cfg(APEDMAR, NON_SECURE, NO_OVERRIDE, ENABLE),
168};
169
170/*******************************************************************************
171 * Array to hold the transaction override configs
172 ******************************************************************************/
173const static mc_txn_override_cfg_t tegra186_txn_override_cfgs[] = {
174 mc_make_txn_override_cfg(BPMPW, CGID_TAG_ADR),
175 mc_make_txn_override_cfg(EQOSW, CGID_TAG_ADR),
176 mc_make_txn_override_cfg(NVJPGSWR, CGID_TAG_ADR),
177 mc_make_txn_override_cfg(SDMMCWAA, CGID_TAG_ADR),
178 mc_make_txn_override_cfg(MPCOREW, CGID_TAG_ADR),
179 mc_make_txn_override_cfg(SCEDMAW, CGID_TAG_ADR),
180 mc_make_txn_override_cfg(SDMMCW, CGID_TAG_ADR),
181 mc_make_txn_override_cfg(AXISW, CGID_TAG_ADR),
182 mc_make_txn_override_cfg(TSECSWR, CGID_TAG_ADR),
183 mc_make_txn_override_cfg(GPUSWR, CGID_TAG_ADR),
184 mc_make_txn_override_cfg(XUSB_HOSTW, CGID_TAG_ADR),
185 mc_make_txn_override_cfg(TSECSWRB, CGID_TAG_ADR),
186 mc_make_txn_override_cfg(GPUSWR2, CGID_TAG_ADR),
187 mc_make_txn_override_cfg(AONDMAW, CGID_TAG_ADR),
188 mc_make_txn_override_cfg(AONW, CGID_TAG_ADR),
189 mc_make_txn_override_cfg(SESWR, CGID_TAG_ADR),
190 mc_make_txn_override_cfg(BPMPDMAW, CGID_TAG_ADR),
191 mc_make_txn_override_cfg(SDMMCWA, CGID_TAG_ADR),
192 mc_make_txn_override_cfg(HDAW, CGID_TAG_ADR),
193 mc_make_txn_override_cfg(NVDECSWR, CGID_TAG_ADR),
194 mc_make_txn_override_cfg(UFSHCW, CGID_TAG_ADR),
195 mc_make_txn_override_cfg(SATAW, CGID_TAG_ADR),
196 mc_make_txn_override_cfg(ETRW, CGID_TAG_ADR),
197 mc_make_txn_override_cfg(VICSWR, CGID_TAG_ADR),
198 mc_make_txn_override_cfg(NVENCSWR, CGID_TAG_ADR),
199 mc_make_txn_override_cfg(SDMMCWAB, CGID_TAG_ADR),
200 mc_make_txn_override_cfg(ISPWB, CGID_TAG_ADR),
201 mc_make_txn_override_cfg(APEW, CGID_TAG_ADR),
202 mc_make_txn_override_cfg(XUSB_DEVW, CGID_TAG_ADR),
203 mc_make_txn_override_cfg(AFIW, CGID_TAG_ADR),
204 mc_make_txn_override_cfg(SCEW, CGID_TAG_ADR),
205};
206
Puneet Saxenacf8c0e22017-08-04 17:19:55 +0530207static void tegra186_memctrl_reconfig_mss_clients(void)
208{
209#if ENABLE_ROC_FOR_ORDERING_CLIENT_REQUESTS
210 uint32_t val, wdata_0, wdata_1;
211
212 /*
213 * Assert Memory Controller's HOTRESET_FLUSH_ENABLE signal for
214 * boot and strongly ordered MSS clients to flush existing memory
215 * traffic and stall future requests.
216 */
217 val = tegra_mc_read_32(MC_CLIENT_HOTRESET_CTRL0);
218 assert(val == MC_CLIENT_HOTRESET_CTRL0_RESET_VAL);
219
220 wdata_0 = MC_CLIENT_HOTRESET_CTRL0_HDA_FLUSH_ENB |
221#if ENABLE_AFI_DEVICE
222 MC_CLIENT_HOTRESET_CTRL0_AFI_FLUSH_ENB |
223#endif
224 MC_CLIENT_HOTRESET_CTRL0_SATA_FLUSH_ENB |
225 MC_CLIENT_HOTRESET_CTRL0_XUSB_HOST_FLUSH_ENB |
226 MC_CLIENT_HOTRESET_CTRL0_XUSB_DEV_FLUSH_ENB;
227 tegra_mc_write_32(MC_CLIENT_HOTRESET_CTRL0, wdata_0);
228
229 /* Wait for HOTRESET STATUS to indicate FLUSH_DONE */
230 do {
231 val = tegra_mc_read_32(MC_CLIENT_HOTRESET_STATUS0);
232 } while ((val & wdata_0) != wdata_0);
233
234 /* Wait one more time due to SW WAR for known legacy issue */
235 do {
236 val = tegra_mc_read_32(MC_CLIENT_HOTRESET_STATUS0);
237 } while ((val & wdata_0) != wdata_0);
238
239 val = tegra_mc_read_32(MC_CLIENT_HOTRESET_CTRL1);
240 assert(val == MC_CLIENT_HOTRESET_CTRL1_RESET_VAL);
241
242 wdata_1 = MC_CLIENT_HOTRESET_CTRL1_SDMMC4A_FLUSH_ENB |
243 MC_CLIENT_HOTRESET_CTRL1_APE_FLUSH_ENB |
244 MC_CLIENT_HOTRESET_CTRL1_SE_FLUSH_ENB |
245 MC_CLIENT_HOTRESET_CTRL1_ETR_FLUSH_ENB |
246 MC_CLIENT_HOTRESET_CTRL1_AXIS_FLUSH_ENB |
247 MC_CLIENT_HOTRESET_CTRL1_EQOS_FLUSH_ENB |
248 MC_CLIENT_HOTRESET_CTRL1_UFSHC_FLUSH_ENB |
249 MC_CLIENT_HOTRESET_CTRL1_BPMP_FLUSH_ENB |
250 MC_CLIENT_HOTRESET_CTRL1_AON_FLUSH_ENB |
251 MC_CLIENT_HOTRESET_CTRL1_SCE_FLUSH_ENB;
252 tegra_mc_write_32(MC_CLIENT_HOTRESET_CTRL1, wdata_1);
253
254 /* Wait for HOTRESET STATUS to indicate FLUSH_DONE */
255 do {
256 val = tegra_mc_read_32(MC_CLIENT_HOTRESET_STATUS1);
257 } while ((val & wdata_1) != wdata_1);
258
259 /* Wait one more time due to SW WAR for known legacy issue */
260 do {
261 val = tegra_mc_read_32(MC_CLIENT_HOTRESET_STATUS1);
262 } while ((val & wdata_1) != wdata_1);
263
264 /*
265 * Change MEMTYPE_OVERRIDE from SO_DEV -> PASSTHRU for boot and
266 * strongly ordered MSS clients. ROC needs to be single point
267 * of control on overriding the memory type. So, remove TSA's
268 * memtype override.
269 *
270 * MC clients with default SO_DEV override still enabled at TSA:
271 * AONW, BPMPW, SCEW, APEW
272 */
273#if ENABLE_AFI_DEVICE
274 mc_set_tsa_passthrough(AFIW);
275#endif
276 mc_set_tsa_passthrough(HDAW);
277 mc_set_tsa_passthrough(SATAW);
278 mc_set_tsa_passthrough(XUSB_HOSTW);
279 mc_set_tsa_passthrough(XUSB_DEVW);
280 mc_set_tsa_passthrough(SDMMCWAB);
281 mc_set_tsa_passthrough(APEDMAW);
282 mc_set_tsa_passthrough(SESWR);
283 mc_set_tsa_passthrough(ETRW);
284 mc_set_tsa_passthrough(AXISW);
285 mc_set_tsa_passthrough(EQOSW);
286 mc_set_tsa_passthrough(UFSHCW);
287 mc_set_tsa_passthrough(BPMPDMAW);
288 mc_set_tsa_passthrough(AONDMAW);
289 mc_set_tsa_passthrough(SCEDMAW);
290
291 /* Parker has no IO Coherency support and need the following:
292 * Ordered MC Clients on Parker are AFI, EQOS, SATA, XUSB.
293 * ISO clients(DISP, VI, EQOS) should never snoop caches and
294 * don't need ROC/PCFIFO ordering.
295 * ISO clients(EQOS) that need ordering should use PCFIFO ordering
296 * and bypass ROC ordering by using FORCE_NON_COHERENT path.
297 * FORCE_NON_COHERENT/FORCE_COHERENT config take precedence
298 * over SMMU attributes.
299 * Force all Normal memory transactions from ISO and non-ISO to be
300 * non-coherent(bypass ROC, avoid cache snoop to avoid perf hit).
301 * Force the SO_DEV transactions from ordered ISO clients(EQOS) to
302 * non-coherent path and enable MC PCFIFO interlock for ordering.
303 * Force the SO_DEV transactions from ordered non-ISO clients (PCIe,
304 * XUSB, SATA) to coherent so that the transactions are
305 * ordered by ROC.
306 * PCFIFO ensure write ordering.
307 * Read after Write ordering is maintained/enforced by MC clients.
308 * Clients that need PCIe type write ordering must
309 * go through ROC ordering.
310 * Ordering enable for Read clients is not necessary.
311 * R5's and A9 would get necessary ordering from AXI and
312 * don't need ROC ordering enable:
313 * - MMIO ordering is through dev mapping and MMIO
314 * accesses bypass SMMU.
315 * - Normal memory is accessed through SMMU and ordering is
316 * ensured by client and AXI.
317 * - Ack point for Normal memory is WCAM in MC.
318 * - MMIO's can be early acked and AXI ensures dev memory ordering,
319 * Client ensures read/write direction change ordering.
320 * - See Bug 200312466 for more details.
321 *
322 * CGID_TAG_ADR is only present from T186 A02. As this code is common
323 * between A01 and A02, tegra_memctrl_set_overrides() programs
324 * CGID_TAG_ADR for the necessary clients on A02.
325 */
326 mc_set_txn_override(HDAR, CGID_TAG_DEFAULT, SO_DEV_ZERO, FORCE_NON_COHERENT, FORCE_NON_COHERENT);
327 mc_set_txn_override(BPMPW, CGID_TAG_DEFAULT, SO_DEV_ZERO, FORCE_NON_COHERENT, FORCE_NON_COHERENT);
328 mc_set_txn_override(PTCR, CGID_TAG_DEFAULT, SO_DEV_ZERO, FORCE_NON_COHERENT, FORCE_NON_COHERENT);
329 mc_set_txn_override(NVDISPLAYR, CGID_TAG_DEFAULT, SO_DEV_ZERO, FORCE_NON_COHERENT, FORCE_NON_COHERENT);
330 mc_set_txn_override(EQOSW, CGID_TAG_DEFAULT, SO_DEV_ZERO, FORCE_NON_COHERENT, FORCE_NON_COHERENT);
331 mc_set_txn_override(NVJPGSWR, CGID_TAG_DEFAULT, SO_DEV_ZERO, FORCE_NON_COHERENT, FORCE_NON_COHERENT);
332 mc_set_txn_override(ISPRA, CGID_TAG_DEFAULT, SO_DEV_ZERO, FORCE_NON_COHERENT, FORCE_NON_COHERENT);
333 mc_set_txn_override(SDMMCWAA, CGID_TAG_DEFAULT, SO_DEV_ZERO, FORCE_NON_COHERENT, FORCE_NON_COHERENT);
334 mc_set_txn_override(VICSRD, CGID_TAG_DEFAULT, SO_DEV_ZERO, FORCE_NON_COHERENT, FORCE_NON_COHERENT);
335 mc_set_txn_override(MPCOREW, CGID_TAG_DEFAULT, SO_DEV_ZERO, NO_OVERRIDE, NO_OVERRIDE);
336 mc_set_txn_override(GPUSRD, CGID_TAG_DEFAULT, SO_DEV_ZERO, FORCE_NON_COHERENT, FORCE_NON_COHERENT);
337 mc_set_txn_override(AXISR, CGID_TAG_DEFAULT, SO_DEV_ZERO, FORCE_NON_COHERENT, FORCE_NON_COHERENT);
338 mc_set_txn_override(SCEDMAW, CGID_TAG_DEFAULT, SO_DEV_ZERO, FORCE_NON_COHERENT, FORCE_NON_COHERENT);
339 mc_set_txn_override(SDMMCW, CGID_TAG_DEFAULT, SO_DEV_ZERO, FORCE_NON_COHERENT, FORCE_NON_COHERENT);
340 mc_set_txn_override(EQOSR, CGID_TAG_DEFAULT, SO_DEV_ZERO, FORCE_NON_COHERENT, FORCE_NON_COHERENT);
341 /* See bug 200131110 comment #35*/
342 mc_set_txn_override(APEDMAR, CGID_TAG_CLIENT_AXI_ID, SO_DEV_CLIENT_AXI_ID, FORCE_NON_COHERENT, FORCE_NON_COHERENT);
343 mc_set_txn_override(NVENCSRD, CGID_TAG_DEFAULT, SO_DEV_ZERO, FORCE_NON_COHERENT, FORCE_NON_COHERENT);
344 mc_set_txn_override(SDMMCRAB, CGID_TAG_DEFAULT, SO_DEV_ZERO, FORCE_NON_COHERENT, FORCE_NON_COHERENT);
345 mc_set_txn_override(VICSRD1, CGID_TAG_DEFAULT, SO_DEV_ZERO, FORCE_NON_COHERENT, FORCE_NON_COHERENT);
346 mc_set_txn_override(BPMPDMAR, CGID_TAG_DEFAULT, SO_DEV_ZERO, FORCE_NON_COHERENT, FORCE_NON_COHERENT);
347 mc_set_txn_override(VIW, CGID_TAG_DEFAULT, SO_DEV_ZERO, FORCE_NON_COHERENT, FORCE_NON_COHERENT);
348 mc_set_txn_override(SDMMCRAA, CGID_TAG_DEFAULT, SO_DEV_ZERO, FORCE_NON_COHERENT, FORCE_NON_COHERENT);
349 mc_set_txn_override(AXISW, CGID_TAG_DEFAULT, SO_DEV_ZERO, FORCE_NON_COHERENT, FORCE_NON_COHERENT);
350 mc_set_txn_override(XUSB_DEVR, CGID_TAG_DEFAULT, SO_DEV_ZERO, FORCE_NON_COHERENT, FORCE_NON_COHERENT);
351 mc_set_txn_override(UFSHCR, CGID_TAG_DEFAULT, SO_DEV_ZERO, FORCE_NON_COHERENT, FORCE_NON_COHERENT);
352 mc_set_txn_override(TSECSWR, CGID_TAG_DEFAULT, SO_DEV_ZERO, FORCE_NON_COHERENT, FORCE_NON_COHERENT);
353 mc_set_txn_override(GPUSWR, CGID_TAG_DEFAULT, SO_DEV_ZERO, FORCE_NON_COHERENT, FORCE_NON_COHERENT);
354 mc_set_txn_override(SATAR, CGID_TAG_DEFAULT, SO_DEV_ZERO, FORCE_NON_COHERENT, FORCE_NON_COHERENT);
355 mc_set_txn_override(XUSB_HOSTW, CGID_TAG_DEFAULT, SO_DEV_ZERO, FORCE_NON_COHERENT, FORCE_COHERENT);
356 mc_set_txn_override(TSECSWRB, CGID_TAG_DEFAULT, SO_DEV_ZERO, FORCE_NON_COHERENT, FORCE_NON_COHERENT);
357 mc_set_txn_override(GPUSRD2, CGID_TAG_DEFAULT, SO_DEV_ZERO, FORCE_NON_COHERENT, FORCE_NON_COHERENT);
358 mc_set_txn_override(SCEDMAR, CGID_TAG_DEFAULT, SO_DEV_ZERO, FORCE_NON_COHERENT, FORCE_NON_COHERENT);
359 mc_set_txn_override(GPUSWR2, CGID_TAG_DEFAULT, SO_DEV_ZERO, FORCE_NON_COHERENT, FORCE_NON_COHERENT);
360 mc_set_txn_override(AONDMAW, CGID_TAG_DEFAULT, SO_DEV_ZERO, FORCE_NON_COHERENT, FORCE_NON_COHERENT);
361 /* See bug 200131110 comment #35*/
362 mc_set_txn_override(APEDMAW, CGID_TAG_CLIENT_AXI_ID, SO_DEV_CLIENT_AXI_ID, FORCE_NON_COHERENT, FORCE_NON_COHERENT);
363 mc_set_txn_override(AONW, CGID_TAG_DEFAULT, SO_DEV_ZERO, FORCE_NON_COHERENT, FORCE_NON_COHERENT);
364 mc_set_txn_override(HOST1XDMAR, CGID_TAG_DEFAULT, SO_DEV_ZERO, FORCE_NON_COHERENT, FORCE_NON_COHERENT);
365 mc_set_txn_override(ETRR, CGID_TAG_DEFAULT, SO_DEV_ZERO, FORCE_NON_COHERENT, FORCE_NON_COHERENT);
366 mc_set_txn_override(SESWR, CGID_TAG_DEFAULT, SO_DEV_ZERO, FORCE_NON_COHERENT, FORCE_NON_COHERENT);
367 mc_set_txn_override(NVJPGSRD, CGID_TAG_DEFAULT, SO_DEV_ZERO, FORCE_NON_COHERENT, FORCE_NON_COHERENT);
368 mc_set_txn_override(NVDECSRD, CGID_TAG_DEFAULT, SO_DEV_ZERO, FORCE_NON_COHERENT, FORCE_NON_COHERENT);
369 mc_set_txn_override(TSECSRDB, CGID_TAG_DEFAULT, SO_DEV_ZERO, FORCE_NON_COHERENT, FORCE_NON_COHERENT);
370 mc_set_txn_override(BPMPDMAW, CGID_TAG_DEFAULT, SO_DEV_ZERO, FORCE_NON_COHERENT, FORCE_NON_COHERENT);
371 mc_set_txn_override(APER, CGID_TAG_DEFAULT, SO_DEV_ZERO, FORCE_NON_COHERENT, FORCE_NON_COHERENT);
372 mc_set_txn_override(NVDECSRD1, CGID_TAG_DEFAULT, SO_DEV_ZERO, FORCE_NON_COHERENT, FORCE_NON_COHERENT);
373 mc_set_txn_override(XUSB_HOSTR, CGID_TAG_DEFAULT, SO_DEV_ZERO, FORCE_NON_COHERENT, FORCE_NON_COHERENT);
374 mc_set_txn_override(ISPWA, CGID_TAG_DEFAULT, SO_DEV_ZERO, FORCE_NON_COHERENT, FORCE_NON_COHERENT);
375 mc_set_txn_override(SESRD, CGID_TAG_DEFAULT, SO_DEV_ZERO, FORCE_NON_COHERENT, FORCE_NON_COHERENT);
376 mc_set_txn_override(SCER, CGID_TAG_DEFAULT, SO_DEV_ZERO, FORCE_NON_COHERENT, FORCE_NON_COHERENT);
377 mc_set_txn_override(AONR, CGID_TAG_DEFAULT, SO_DEV_ZERO, FORCE_NON_COHERENT, FORCE_NON_COHERENT);
378 mc_set_txn_override(MPCORER, CGID_TAG_DEFAULT, SO_DEV_ZERO, NO_OVERRIDE, NO_OVERRIDE);
379 mc_set_txn_override(SDMMCWA, CGID_TAG_DEFAULT, SO_DEV_ZERO, FORCE_NON_COHERENT, FORCE_NON_COHERENT);
380 mc_set_txn_override(HDAW, CGID_TAG_DEFAULT, SO_DEV_ZERO, FORCE_NON_COHERENT, FORCE_NON_COHERENT);
381 mc_set_txn_override(NVDECSWR, CGID_TAG_DEFAULT, SO_DEV_ZERO, FORCE_NON_COHERENT, FORCE_NON_COHERENT);
382 mc_set_txn_override(UFSHCW, CGID_TAG_DEFAULT, SO_DEV_ZERO, FORCE_NON_COHERENT, FORCE_NON_COHERENT);
383 mc_set_txn_override(AONDMAR, CGID_TAG_DEFAULT, SO_DEV_ZERO, FORCE_NON_COHERENT, FORCE_NON_COHERENT);
384 mc_set_txn_override(SATAW, CGID_TAG_DEFAULT, SO_DEV_ZERO, FORCE_NON_COHERENT, FORCE_COHERENT);
385 mc_set_txn_override(ETRW, CGID_TAG_DEFAULT, SO_DEV_ZERO, FORCE_NON_COHERENT, FORCE_NON_COHERENT);
386 mc_set_txn_override(VICSWR, CGID_TAG_DEFAULT, SO_DEV_ZERO, FORCE_NON_COHERENT, FORCE_NON_COHERENT);
387 mc_set_txn_override(NVENCSWR, CGID_TAG_DEFAULT, SO_DEV_ZERO, FORCE_NON_COHERENT, FORCE_NON_COHERENT);
388 /* See bug 200131110 comment #35 */
389 mc_set_txn_override(AFIR, CGID_TAG_DEFAULT, SO_DEV_CLIENT_AXI_ID, FORCE_NON_COHERENT, FORCE_NON_COHERENT);
390 mc_set_txn_override(SDMMCWAB, CGID_TAG_DEFAULT, SO_DEV_ZERO, FORCE_NON_COHERENT, FORCE_NON_COHERENT);
391 mc_set_txn_override(SDMMCRA, CGID_TAG_DEFAULT, SO_DEV_ZERO, FORCE_NON_COHERENT, FORCE_NON_COHERENT);
392 mc_set_txn_override(NVDISPLAYR1, CGID_TAG_DEFAULT, SO_DEV_ZERO, FORCE_NON_COHERENT, FORCE_NON_COHERENT);
393 mc_set_txn_override(ISPWB, CGID_TAG_DEFAULT, SO_DEV_ZERO, FORCE_NON_COHERENT, FORCE_NON_COHERENT);
394 mc_set_txn_override(BPMPR, CGID_TAG_DEFAULT, SO_DEV_ZERO, FORCE_NON_COHERENT, FORCE_NON_COHERENT);
395 mc_set_txn_override(APEW, CGID_TAG_DEFAULT, SO_DEV_ZERO, FORCE_NON_COHERENT, FORCE_NON_COHERENT);
396 mc_set_txn_override(SDMMCR, CGID_TAG_DEFAULT, SO_DEV_ZERO, FORCE_NON_COHERENT, FORCE_NON_COHERENT);
397 mc_set_txn_override(XUSB_DEVW, CGID_TAG_DEFAULT, SO_DEV_ZERO, FORCE_NON_COHERENT, FORCE_COHERENT);
398 mc_set_txn_override(TSECSRD, CGID_TAG_DEFAULT, SO_DEV_ZERO, FORCE_NON_COHERENT, FORCE_NON_COHERENT);
399 /*
400 * See bug 200131110 comment #35 - there are no normal requests
401 * and AWID for SO/DEV requests is hardcoded in RTL for a
402 * particular PCIE controller
403 */
404 mc_set_txn_override(AFIW, CGID_TAG_DEFAULT, SO_DEV_CLIENT_AXI_ID, FORCE_NON_COHERENT, FORCE_COHERENT);
405 mc_set_txn_override(SCEW, CGID_TAG_DEFAULT, SO_DEV_ZERO, FORCE_NON_COHERENT, FORCE_NON_COHERENT);
406
407 /*
408 * At this point, ordering can occur at ROC. So, remove PCFIFO's
409 * control over ordering requests.
410 *
411 * Change PCFIFO_*_ORDERED_CLIENT from ORDERED -> UNORDERED for
412 * boot and strongly ordered MSS clients
413 */
414 val = MC_PCFIFO_CLIENT_CONFIG1_RESET_VAL &
415#if ENABLE_AFI_DEVICE
416 mc_set_pcfifo_unordered_boot_so_mss(1, AFIW) &
417#endif
418 mc_set_pcfifo_unordered_boot_so_mss(1, HDAW) &
419 mc_set_pcfifo_unordered_boot_so_mss(1, SATAW);
420 tegra_mc_write_32(MC_PCFIFO_CLIENT_CONFIG1, val);
421
422 val = MC_PCFIFO_CLIENT_CONFIG2_RESET_VAL &
423 mc_set_pcfifo_unordered_boot_so_mss(2, XUSB_HOSTW) &
424 mc_set_pcfifo_unordered_boot_so_mss(2, XUSB_DEVW);
425 tegra_mc_write_32(MC_PCFIFO_CLIENT_CONFIG2, val);
426
427 val = MC_PCFIFO_CLIENT_CONFIG3_RESET_VAL &
428 mc_set_pcfifo_unordered_boot_so_mss(3, SDMMCWAB);
429 tegra_mc_write_32(MC_PCFIFO_CLIENT_CONFIG3, val);
430
431 val = MC_PCFIFO_CLIENT_CONFIG4_RESET_VAL &
432 mc_set_pcfifo_unordered_boot_so_mss(4, SESWR) &
433 mc_set_pcfifo_unordered_boot_so_mss(4, ETRW) &
434 mc_set_pcfifo_unordered_boot_so_mss(4, AXISW) &
435 mc_set_pcfifo_unordered_boot_so_mss(4, UFSHCW) &
436 mc_set_pcfifo_unordered_boot_so_mss(4, BPMPDMAW) &
437 mc_set_pcfifo_unordered_boot_so_mss(4, AONDMAW) &
438 mc_set_pcfifo_unordered_boot_so_mss(4, SCEDMAW);
439 /* EQOSW is the only client that has PCFIFO order enabled. */
440 val |= mc_set_pcfifo_ordered_boot_so_mss(4, EQOSW);
441 tegra_mc_write_32(MC_PCFIFO_CLIENT_CONFIG4, val);
442
443 val = MC_PCFIFO_CLIENT_CONFIG5_RESET_VAL &
444 mc_set_pcfifo_unordered_boot_so_mss(5, APEDMAW);
445 tegra_mc_write_32(MC_PCFIFO_CLIENT_CONFIG5, val);
446
447 /*
448 * Deassert HOTRESET FLUSH_ENABLE for boot and strongly ordered MSS
449 * clients to allow memory traffic from all clients to start passing
450 * through ROC
451 */
452 val = tegra_mc_read_32(MC_CLIENT_HOTRESET_CTRL0);
453 assert(val == wdata_0);
454
455 wdata_0 = MC_CLIENT_HOTRESET_CTRL0_RESET_VAL;
456 tegra_mc_write_32(MC_CLIENT_HOTRESET_CTRL0, wdata_0);
457
458 val = tegra_mc_read_32(MC_CLIENT_HOTRESET_CTRL1);
459 assert(val == wdata_1);
460
461 wdata_1 = MC_CLIENT_HOTRESET_CTRL1_RESET_VAL;
462 tegra_mc_write_32(MC_CLIENT_HOTRESET_CTRL1, wdata_1);
463
464#endif
465}
466
467static void tegra186_memctrl_set_overrides(void)
468{
469 const tegra_mc_settings_t *plat_mc_settings = tegra_get_mc_settings();
470 const mc_txn_override_cfg_t *mc_txn_override_cfgs;
471 uint32_t num_txn_override_cfgs;
472 uint32_t i, val;
473
474 /* Get the settings from the platform */
475 assert(plat_mc_settings != NULL);
476 mc_txn_override_cfgs = plat_mc_settings->txn_override_cfg;
477 num_txn_override_cfgs = plat_mc_settings->num_txn_override_cfgs;
478
479 /*
480 * Set the MC_TXN_OVERRIDE registers for write clients.
481 */
482 if ((tegra_chipid_is_t186()) &&
483 (!tegra_platform_is_silicon() ||
484 (tegra_platform_is_silicon() && (tegra_get_chipid_minor() == 1U)))) {
485
486 /*
487 * GPU and NVENC settings for Tegra186 simulation and
488 * Silicon rev. A01
489 */
490 val = tegra_mc_read_32(MC_TXN_OVERRIDE_CONFIG_GPUSWR);
491 val &= (uint32_t)~MC_TXN_OVERRIDE_CGID_TAG_MASK;
492 tegra_mc_write_32(MC_TXN_OVERRIDE_CONFIG_GPUSWR,
493 val | MC_TXN_OVERRIDE_CGID_TAG_ZERO);
494
495 val = tegra_mc_read_32(MC_TXN_OVERRIDE_CONFIG_GPUSWR2);
496 val &= (uint32_t)~MC_TXN_OVERRIDE_CGID_TAG_MASK;
497 tegra_mc_write_32(MC_TXN_OVERRIDE_CONFIG_GPUSWR2,
498 val | MC_TXN_OVERRIDE_CGID_TAG_ZERO);
499
500 val = tegra_mc_read_32(MC_TXN_OVERRIDE_CONFIG_NVENCSWR);
501 val &= (uint32_t)~MC_TXN_OVERRIDE_CGID_TAG_MASK;
502 tegra_mc_write_32(MC_TXN_OVERRIDE_CONFIG_NVENCSWR,
503 val | MC_TXN_OVERRIDE_CGID_TAG_CLIENT_AXI_ID);
504
505 } else {
506
507 /*
508 * Settings for Tegra186 silicon rev. A02 and onwards.
509 */
510 for (i = 0; i < num_txn_override_cfgs; i++) {
511 val = tegra_mc_read_32(mc_txn_override_cfgs[i].offset);
512 val &= (uint32_t)~MC_TXN_OVERRIDE_CGID_TAG_MASK;
513 tegra_mc_write_32(mc_txn_override_cfgs[i].offset,
514 val | mc_txn_override_cfgs[i].cgid_tag);
515 }
516 }
517}
518
Pritesh Raithatha9eb5db52017-01-02 19:42:31 +0530519/*******************************************************************************
520 * Struct to hold the memory controller settings
521 ******************************************************************************/
522static tegra_mc_settings_t tegra186_mc_settings = {
523 .streamid_override_cfg = tegra186_streamid_override_regs,
Anthony Zhou0e07e452017-07-26 17:16:54 +0800524 .num_streamid_override_cfgs = (uint32_t)ARRAY_SIZE(tegra186_streamid_override_regs),
Pritesh Raithatha9eb5db52017-01-02 19:42:31 +0530525 .streamid_security_cfg = tegra186_streamid_sec_cfgs,
Anthony Zhou0e07e452017-07-26 17:16:54 +0800526 .num_streamid_security_cfgs = (uint32_t)ARRAY_SIZE(tegra186_streamid_sec_cfgs),
Pritesh Raithatha9eb5db52017-01-02 19:42:31 +0530527 .txn_override_cfg = tegra186_txn_override_cfgs,
Puneet Saxenacf8c0e22017-08-04 17:19:55 +0530528 .num_txn_override_cfgs = (uint32_t)ARRAY_SIZE(tegra186_txn_override_cfgs),
529 .reconfig_mss_clients = tegra186_memctrl_reconfig_mss_clients,
530 .set_txn_overrides = tegra186_memctrl_set_overrides,
Pritesh Raithatha9eb5db52017-01-02 19:42:31 +0530531};
532
533/*******************************************************************************
534 * Handler to return the pointer to the memory controller's settings struct
535 ******************************************************************************/
536tegra_mc_settings_t *tegra_get_mc_settings(void)
537{
538 return &tegra186_mc_settings;
539}
Varun Wadekarf3cd5092017-10-30 14:35:17 -0700540
541/*******************************************************************************
542 * Handler to program the scratch registers with TZDRAM settings for the
543 * resume firmware
544 ******************************************************************************/
545void plat_memctrl_tzdram_setup(uint64_t phys_base, uint64_t size_in_bytes)
546{
547 uint32_t val;
548
549 (void)phys_base;
550 (void)size_in_bytes;
551
552 /*
553 * When TZ encryption is enabled, we need to setup TZDRAM
554 * before CPU accesses TZ Carveout, else CPU will fetch
555 * non-decrypted data. So save TZDRAM setting for SC7 resume
556 * FW to restore.
557 *
558 * Scratch registers map:
559 * RSV55_0 = CFG1[12:0] | CFG0[31:20]
560 * RSV55_1 = CFG3[1:0]
561 */
562 val = tegra_mc_read_32(MC_SECURITY_CFG1_0) & MC_SECURITY_SIZE_MB_MASK;
563 val |= tegra_mc_read_32(MC_SECURITY_CFG0_0) & MC_SECURITY_BOM_MASK;
564 mmio_write_32(TEGRA_SCRATCH_BASE + SECURE_SCRATCH_RSV55_LO, val);
565
566 val = tegra_mc_read_32(MC_SECURITY_CFG3_0) & MC_SECURITY_BOM_HI_MASK;
567 mmio_write_32(TEGRA_SCRATCH_BASE + SECURE_SCRATCH_RSV55_HI, val);
568}