blob: f8efa5659f08b2f2ed70806b935658bb12dd2234 [file] [log] [blame]
Jacky Baia6177002019-03-06 17:15:06 +08001/*
Ying-Chun Liu (PaulLiu)863bca02019-05-30 13:58:53 +01002 * Copyright (c) 2021, ARM Limited and Contributors. All rights reserved.
Jacky Baia6177002019-03-06 17:15:06 +08003 *
4 * SPDX-License-Identifier: BSD-3-Clause
5 */
6
Ying-Chun Liu (PaulLiu)863bca02019-05-30 13:58:53 +01007#include <common/tbbr/tbbr_img_def.h>
8
Jacky Baia6177002019-03-06 17:15:06 +08009#define PLATFORM_LINKER_FORMAT "elf64-littleaarch64"
10#define PLATFORM_LINKER_ARCH aarch64
11
12#define PLATFORM_STACK_SIZE 0xB00
13#define CACHE_WRITEBACK_GRANULE 64
14
Deepika Bhavnani92efb232019-12-13 10:47:06 -060015#define PLAT_PRIMARY_CPU U(0x0)
16#define PLATFORM_MAX_CPU_PER_CLUSTER U(4)
17#define PLATFORM_CLUSTER_COUNT U(1)
18#define PLATFORM_CLUSTER0_CORE_COUNT U(4)
19#define PLATFORM_CLUSTER1_CORE_COUNT U(0)
Jacky Baia6177002019-03-06 17:15:06 +080020#define PLATFORM_CORE_COUNT (PLATFORM_CLUSTER0_CORE_COUNT)
21
22#define IMX_PWR_LVL0 MPIDR_AFFLVL0
23#define IMX_PWR_LVL1 MPIDR_AFFLVL1
24#define IMX_PWR_LVL2 MPIDR_AFFLVL2
25
26#define PWR_DOMAIN_AT_MAX_LVL U(1)
27#define PLAT_MAX_PWR_LVL U(2)
28#define PLAT_MAX_OFF_STATE U(4)
29#define PLAT_MAX_RET_STATE U(2)
30
31#define PLAT_WAIT_RET_STATE U(1)
32#define PLAT_STOP_OFF_STATE U(3)
33
Peng Fan57e982c2020-07-27 21:22:14 +080034#define PLAT_PRI_BITS U(3)
35#define PLAT_SDEI_CRITICAL_PRI 0x10
36#define PLAT_SDEI_NORMAL_PRI 0x20
37#define PLAT_SDEI_SGI_PRIVATE U(9)
38
Ying-Chun Liu (PaulLiu)863bca02019-05-30 13:58:53 +010039#if defined(NEED_BL2)
40#define BL2_BASE U(0x920000)
41#define BL2_LIMIT U(0x940000)
42#define BL31_BASE U(0x900000)
43#define BL31_LIMIT U(0x920000)
44#define IMX8MM_FIP_BASE U(0x40310000)
45#define IMX8MM_FIP_SIZE U(0x000200000)
46#define IMX8MM_FIP_LIMIT U(FIP_BASE + FIP_SIZE)
47
48/* Define FIP image location on eMMC */
49#define IMX8MM_FIP_MMC_BASE U(0x100000)
50
51#define PLAT_IMX8MM_BOOT_MMC_BASE U(0x30B50000) /* SD */
52#else
Jacky Baia6177002019-03-06 17:15:06 +080053#define BL31_BASE U(0x920000)
54#define BL31_LIMIT U(0x940000)
Ying-Chun Liu (PaulLiu)863bca02019-05-30 13:58:53 +010055#endif
Jacky Baia6177002019-03-06 17:15:06 +080056
57/* non-secure uboot base */
58#define PLAT_NS_IMAGE_OFFSET U(0x40200000)
Ying-Chun Liu (PaulLiu)863bca02019-05-30 13:58:53 +010059#define PLAT_NS_IMAGE_SIZE U(0x00100000)
Jacky Baia6177002019-03-06 17:15:06 +080060
61/* GICv3 base address */
62#define PLAT_GICD_BASE U(0x38800000)
63#define PLAT_GICR_BASE U(0x38880000)
64
65#define PLAT_VIRT_ADDR_SPACE_SIZE (1ull << 32)
66#define PLAT_PHY_ADDR_SPACE_SIZE (1ull << 32)
67
68#define MAX_XLAT_TABLES 8
69#define MAX_MMAP_REGIONS 16
70
71#define HAB_RVT_BASE U(0x00000900) /* HAB_RVT for i.MX8MM */
72
Jacky Baia6177002019-03-06 17:15:06 +080073#define IMX_BOOT_UART_CLK_IN_HZ 24000000 /* Select 24MHz oscillator */
74
75#define PLAT_CRASH_UART_BASE IMX_BOOT_UART_BASE
76#define PLAT_CRASH_UART_CLK_IN_HZ 24000000
77#define IMX_CONSOLE_BAUDRATE 115200
78
79#define IMX_AIPSTZ1 U(0x301f0000)
80#define IMX_AIPSTZ2 U(0x305f0000)
81#define IMX_AIPSTZ3 U(0x309f0000)
82#define IMX_AIPSTZ4 U(0x32df0000)
83
84#define IMX_AIPS_BASE U(0x30000000)
85#define IMX_AIPS_SIZE U(0xC00000)
86#define IMX_GPV_BASE U(0x32000000)
87#define IMX_GPV_SIZE U(0x800000)
88#define IMX_AIPS1_BASE U(0x30200000)
89#define IMX_AIPS4_BASE U(0x32c00000)
90#define IMX_ANAMIX_BASE U(0x30360000)
91#define IMX_CCM_BASE U(0x30380000)
92#define IMX_SRC_BASE U(0x30390000)
93#define IMX_GPC_BASE U(0x303a0000)
94#define IMX_RDC_BASE U(0x303d0000)
95#define IMX_CSU_BASE U(0x303e0000)
96#define IMX_WDOG_BASE U(0x30280000)
97#define IMX_SNVS_BASE U(0x30370000)
98#define IMX_NOC_BASE U(0x32700000)
99#define IMX_TZASC_BASE U(0x32F80000)
100#define IMX_IOMUX_GPR_BASE U(0x30340000)
Jacky Bai3bf04a52019-06-12 17:41:47 +0800101#define IMX_CAAM_BASE U(0x30900000)
Jacky Baia6177002019-03-06 17:15:06 +0800102#define IMX_DDRC_BASE U(0x3d400000)
103#define IMX_DDRPHY_BASE U(0x3c000000)
104#define IMX_DDR_IPS_BASE U(0x3d000000)
105#define IMX_ROM_BASE U(0x0)
106
107#define GPV_BASE U(0x32000000)
108#define GPV_SIZE U(0x800000)
109#define IMX_GIC_BASE PLAT_GICD_BASE
110#define IMX_GIC_SIZE U(0x200000)
111
112#define WDOG_WSR U(0x2)
113#define WDOG_WCR_WDZST BIT(0)
114#define WDOG_WCR_WDBG BIT(1)
115#define WDOG_WCR_WDE BIT(2)
116#define WDOG_WCR_WDT BIT(3)
117#define WDOG_WCR_SRS BIT(4)
118#define WDOG_WCR_WDA BIT(5)
119#define WDOG_WCR_SRE BIT(6)
120#define WDOG_WCR_WDW BIT(7)
121
122#define SRC_A53RCR0 U(0x4)
123#define SRC_A53RCR1 U(0x8)
124#define SRC_OTG1PHY_SCR U(0x20)
125#define SRC_OTG2PHY_SCR U(0x24)
126#define SRC_GPR1_OFFSET U(0x74)
Igor Opaniukf2de6812021-03-10 13:42:55 +0200127#define SRC_GPR10_OFFSET U(0x98)
128#define SRC_GPR10_PERSIST_SECONDARY_BOOT BIT(30)
Jacky Baia6177002019-03-06 17:15:06 +0800129
130#define SNVS_LPCR U(0x38)
131#define SNVS_LPCR_SRTC_ENV BIT(0)
132#define SNVS_LPCR_DP_EN BIT(5)
133#define SNVS_LPCR_TOP BIT(6)
134
135#define IOMUXC_GPR10 U(0x28)
136#define GPR_TZASC_EN BIT(0)
137#define GPR_TZASC_EN_LOCK BIT(16)
138
139#define ANAMIX_MISC_CTL U(0x124)
140
141#define MAX_CSU_NUM U(64)
142
143#define OCRAM_S_BASE U(0x00180000)
144#define OCRAM_S_SIZE U(0x8000)
145#define OCRAM_S_LIMIT (OCRAM_S_BASE + OCRAM_S_SIZE)
146
147#define COUNTER_FREQUENCY 8000000 /* 8MHz */
148
149#define IMX_WDOG_B_RESET
Ying-Chun Liu (PaulLiu)863bca02019-05-30 13:58:53 +0100150
151#define MAX_IO_HANDLES 3U
152#define MAX_IO_DEVICES 2U
153#define MAX_IO_BLOCK_DEVICES 1U