blob: 6e7fffec5a7eea804c1fadefa3f4e5da92dec8cd [file] [log] [blame]
Amit Nagal055796f2024-06-05 12:32:38 +05301/*
2 * Copyright (c) 2018-2020, Arm Limited and Contributors. All rights reserved.
3 * Copyright (c) 2018-2022, Xilinx, Inc. All rights reserved.
4 * Copyright (c) 2022-2024, Advanced Micro Devices, Inc. All rights reserved.
5 *
6 * SPDX-License-Identifier: BSD-3-Clause
7 */
8
9#include <assert.h>
10#include <errno.h>
11
12#include <bl31/bl31.h>
13#include <common/bl_common.h>
14#include <common/debug.h>
15#include <drivers/arm/dcc.h>
16#include <drivers/arm/pl011.h>
17#include <drivers/console.h>
18#include <lib/cpus/cpu_ops.h>
19#include <lib/mmio.h>
20#include <lib/xlat_tables/xlat_tables_v2.h>
21#include <plat/common/platform.h>
22#include <plat_arm.h>
Maheedhar Bollapalli9c411e32024-07-01 07:07:53 +000023#include <plat_console.h>
Amit Nagal055796f2024-06-05 12:32:38 +053024#include <scmi.h>
25
26#include <def.h>
27#include <plat_fdt.h>
28#include <plat_private.h>
29#include <plat_startup.h>
Amit Nagalddb5b062024-08-08 22:15:19 -120030#include <plat_xfer_list.h>
Amit Nagal055796f2024-06-05 12:32:38 +053031#include <pm_api_sys.h>
32#include <pm_client.h>
33
34static entry_point_info_t bl32_image_ep_info;
35static entry_point_info_t bl33_image_ep_info;
36
37/*
38 * Return a pointer to the 'entry_point_info' structure of the next image for
39 * the security state specified. BL33 corresponds to the non-secure image type
40 * while BL32 corresponds to the secure image type. A NULL pointer is returned
41 * if the image does not exist.
42 */
43entry_point_info_t *bl31_plat_get_next_image_ep_info(uint32_t type)
44{
45 assert(sec_state_is_valid(type));
46
47 if (type == NON_SECURE) {
48 return &bl33_image_ep_info;
49 }
50
51 return &bl32_image_ep_info;
52}
53
54/*
55 * Set the build time defaults,if we can't find any config data.
56 */
57static inline void bl31_set_default_config(void)
58{
59 bl32_image_ep_info.pc = BL32_BASE;
60 bl32_image_ep_info.spsr = arm_get_spsr_for_bl32_entry();
61#if defined(SPD_opteed)
62 /* NS dtb addr passed to optee_os */
63 bl32_image_ep_info.args.arg3 = XILINX_OF_BOARD_DTB_ADDR;
64#endif
65 bl33_image_ep_info.pc = plat_get_ns_image_entrypoint();
Maheedhar Bollapalli9cadba32024-10-24 04:40:04 +000066 bl33_image_ep_info.spsr = (uint32_t)SPSR_64(MODE_EL2, MODE_SP_ELX,
Amit Nagal055796f2024-06-05 12:32:38 +053067 DISABLE_ALL_EXCEPTIONS);
68}
69
70/*
71 * Perform any BL31 specific platform actions. Here is an opportunity to copy
72 * parameters passed by the calling EL (S-EL1 in BL2 & S-EL3 in BL1) before they
73 * are lost (potentially). This needs to be done before the MMU is initialized
74 * so that the memory layout can be used while creating page tables.
75 */
76void bl31_early_platform_setup2(u_register_t arg0, u_register_t arg1,
77 u_register_t arg2, u_register_t arg3)
78{
Maheedhar Bollapalli3e181da2024-10-01 03:55:06 +000079 (void)arg0;
80 (void)arg1;
81 (void)arg2;
82 (void)arg3;
Amit Nagal055796f2024-06-05 12:32:38 +053083 uint32_t uart_clock;
Amit Nagalddb5b062024-08-08 22:15:19 -120084 int32_t rc;
Amit Nagal055796f2024-06-05 12:32:38 +053085
86 board_detection();
87
88 /* FIXME */
89 switch (platform_id) {
90 case SPP:
91 switch (platform_version) {
92 case SPP_PSXC_MMI_V2_0:
93 cpu_clock = 770000;
94 break;
95 case SPP_PSXC_MMI_V3_0:
96 cpu_clock = 908000;
97 break;
98 default:
99 panic();
100 }
101 break;
102 case SPP_MMD:
103 switch (platform_version) {
104 case SPP_PSXC_ISP_AIE_V2_0:
105 case SPP_PSXC_MMD_AIE_FRZ_EA:
106 case SPP_PSXC_MMD_AIE_V3_0:
107 cpu_clock = 760000;
108 break;
109 default:
110 panic();
111 }
112 break;
113 case EMU:
114 case EMU_MMD:
115 cpu_clock = 112203;
116 break;
117 case QEMU:
118 /* Random values now */
119 cpu_clock = 3333333;
120 break;
121 case SILICON:
122 cpu_clock = 100000000;
123 break;
124 default:
125 panic();
126 }
127
128 uart_clock = get_uart_clk();
129
Maheedhar Bollapalli9c411e32024-07-01 07:07:53 +0000130 setup_console();
Amit Nagal055796f2024-06-05 12:32:38 +0530131
132 NOTICE("TF-A running on %s %d.%d\n", board_name_decode(),
133 platform_version / 10U, platform_version % 10U);
134
135 /* Initialize the platform config for future decision making */
136 config_setup();
137
138 /*
139 * Do initial security configuration to allow DRAM/device access. On
140 * Base only DRAM security is programmable (via TrustZone), but
141 * other platforms might have more programmable security devices
142 * present.
143 */
144
145 /* Populate common information for BL32 and BL33 */
146 SET_PARAM_HEAD(&bl32_image_ep_info, PARAM_EP, VERSION_1, 0);
147 SET_SECURITY_STATE(bl32_image_ep_info.h.attr, SECURE);
148 SET_PARAM_HEAD(&bl33_image_ep_info, PARAM_EP, VERSION_1, 0);
149 SET_SECURITY_STATE(bl33_image_ep_info.h.attr, NON_SECURE);
Amit Nagalddb5b062024-08-08 22:15:19 -1200150
151 rc = transfer_list_populate_ep_info(&bl32_image_ep_info, &bl33_image_ep_info);
152 if (rc == TL_OPS_NON || rc == TL_OPS_CUS) {
153 NOTICE("BL31: TL not found, using default config\n");
154 bl31_set_default_config();
155 }
Amit Nagal055796f2024-06-05 12:32:38 +0530156
157 long rev_var = cpu_get_rev_var();
158
159 INFO("CPU Revision = 0x%lx\n", rev_var);
160 INFO("cpu_clock = %dHz, uart_clock = %dHz\n", cpu_clock, uart_clock);
161 NOTICE("BL31: Executing from 0x%x\n", BL31_BASE);
162 NOTICE("BL31: Secure code at 0x%lx\n", bl32_image_ep_info.pc);
163 NOTICE("BL31: Non secure code at 0x%lx\n", bl33_image_ep_info.pc);
164
165}
166
167static versal_intr_info_type_el3_t type_el3_interrupt_table[MAX_INTR_EL3];
168
169int request_intr_type_el3(uint32_t id, interrupt_type_handler_t handler)
170{
171 static uint32_t index;
172 uint32_t i;
173
174 /* Validate 'handler' and 'id' parameters */
Maheedhar Bollapalli095debe2024-10-14 04:22:43 +0000175 if ((handler == NULL) || (index >= MAX_INTR_EL3)) {
Amit Nagal055796f2024-06-05 12:32:38 +0530176 return -EINVAL;
177 }
178
179 /* Check if a handler has already been registered */
180 for (i = 0; i < index; i++) {
181 if (id == type_el3_interrupt_table[i].id) {
182 return -EALREADY;
183 }
184 }
185
186 type_el3_interrupt_table[index].id = id;
187 type_el3_interrupt_table[index].handler = handler;
188
189 index++;
190
191 return 0;
192}
193
194static uint64_t rdo_el3_interrupt_handler(uint32_t id, uint32_t flags,
195 void *handle, void *cookie)
196{
Maheedhar Bollapalli3e181da2024-10-01 03:55:06 +0000197 (void)id;
Amit Nagal055796f2024-06-05 12:32:38 +0530198 uint32_t intr_id;
199 uint32_t i;
200 interrupt_type_handler_t handler = NULL;
201
202 intr_id = plat_ic_get_pending_interrupt_id();
203
204 for (i = 0; i < MAX_INTR_EL3; i++) {
205 if (intr_id == type_el3_interrupt_table[i].id) {
206 handler = type_el3_interrupt_table[i].handler;
207 }
208 }
209
210 if (handler != NULL) {
211 (void)handler(intr_id, flags, handle, cookie);
212 }
213
214 return 0;
215}
216
217void bl31_platform_setup(void)
218{
219 prepare_dtb();
220
221 /* Initialize the gic cpu and distributor interfaces */
222 plat_gic_driver_init();
223 plat_gic_init();
224
225 if (platform_id != EMU) {
226 init_scmi_server();
227 }
228}
229
230void bl31_plat_runtime_setup(void)
231{
Maheedhar Bollapalli9cadba32024-10-24 04:40:04 +0000232 uint32_t flags = 0;
Amit Nagal055796f2024-06-05 12:32:38 +0530233 int32_t rc;
234
235 set_interrupt_rm_flag(flags, NON_SECURE);
236 rc = register_interrupt_type_handler(INTR_TYPE_EL3,
237 rdo_el3_interrupt_handler, flags);
238 if (rc != 0) {
239 panic();
240 }
Maheedhar Bollapalli9c411e32024-07-01 07:07:53 +0000241
242 console_switch_state(CONSOLE_FLAG_RUNTIME);
Amit Nagal055796f2024-06-05 12:32:38 +0530243}
244
245/*
246 * Perform the very early platform specific architectural setup here.
247 */
248void bl31_plat_arch_setup(void)
249{
250 const mmap_region_t bl_regions[] = {
Amit Nagal055796f2024-06-05 12:32:38 +0530251 MAP_REGION_FLAT(BL31_BASE, BL31_END - BL31_BASE,
252 MT_MEMORY | MT_RW | MT_SECURE),
253 MAP_REGION_FLAT(BL_CODE_BASE, BL_CODE_END - BL_CODE_BASE,
254 MT_CODE | MT_SECURE),
255 MAP_REGION_FLAT(BL_RO_DATA_BASE, BL_RO_DATA_END - BL_RO_DATA_BASE,
256 MT_RO_DATA | MT_SECURE),
257 MAP_REGION_FLAT(SMT_BUFFER_BASE, 0x1000,
258 MT_DEVICE | MT_RW | MT_NON_CACHEABLE | MT_EXECUTE_NEVER | MT_NS),
259 {0}
260 };
261
262 setup_page_tables(bl_regions, plat_get_mmap());
263 enable_mmu(0);
264}