blob: bb3b8fec7bebc77cd240f8b49d0a9bfcff6820ad [file] [log] [blame]
Varun Wadekarb316e242015-05-19 16:48:04 +05301/*
Varun Wadekarba313282018-02-13 20:31:12 -08002 * Copyright (c) 2015-2018, ARM Limited and Contributors. All rights reserved.
Varun Wadekarb316e242015-05-19 16:48:04 +05303 *
dp-armfa3cf0b2017-05-03 09:38:09 +01004 * SPDX-License-Identifier: BSD-3-Clause
Varun Wadekarb316e242015-05-19 16:48:04 +05305 */
6
Varun Wadekarb316e242015-05-19 16:48:04 +05307#include <assert.h>
Sam Payne71ce6ed2017-05-08 12:42:49 -07008#include <cortex_a57.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +00009#include <arch_helpers.h>
10#include <common/debug.h>
11#include <drivers/delay_timer.h>
12#include <lib/mmio.h>
13#include <lib/psci/psci.h>
14#include <plat/common/platform.h>
15
Varun Wadekara6a357f2017-05-05 09:20:59 -070016#include <bpmp.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000017#include <flowctrl.h>
Varun Wadekarb316e242015-05-19 16:48:04 +053018#include <pmc.h>
Varun Wadekara6a357f2017-05-05 09:20:59 -070019#include <platform_def.h>
20#include <security_engine.h>
Varun Wadekarb316e242015-05-19 16:48:04 +053021#include <tegra_def.h>
22#include <tegra_private.h>
Marvin Hsu21eea972017-04-11 11:00:48 +080023#include <tegra_platform.h>
Varun Wadekarb316e242015-05-19 16:48:04 +053024
Varun Wadekar071b7872015-07-08 17:42:02 +053025/*
26 * Register used to clear CPU reset signals. Each CPU has two reset
27 * signals: CPU reset (3:0) and Core reset (19:16).
28 */
29#define CPU_CMPLX_RESET_CLR 0x454
30#define CPU_CORE_RESET_MASK 0x10001
31
Varun Wadekar8b82fae2015-11-09 17:39:28 -080032/* Clock and Reset controller registers for system clock's settings */
33#define SCLK_RATE 0x30
34#define SCLK_BURST_POLICY 0x28
35#define SCLK_BURST_POLICY_DEFAULT 0x10000000
36
Varun Wadekarb316e242015-05-19 16:48:04 +053037static int cpu_powergate_mask[PLATFORM_MAX_CPUS_PER_CLUSTER];
Varun Wadekarba313282018-02-13 20:31:12 -080038static bool tegra_bpmp_available = true;
Varun Wadekarb316e242015-05-19 16:48:04 +053039
Varun Wadekara78bb1b2015-08-07 10:03:00 +053040int32_t tegra_soc_validate_power_state(unsigned int power_state,
41 psci_power_state_t *req_state)
Varun Wadekar254441d2015-07-23 10:07:54 +053042{
Varun Wadekara78bb1b2015-08-07 10:03:00 +053043 int state_id = psci_get_pstate_id(power_state);
44
Varun Wadekar254441d2015-07-23 10:07:54 +053045 /* Sanity check the requested state id */
Varun Wadekara78bb1b2015-08-07 10:03:00 +053046 switch (state_id) {
Varun Wadekar254441d2015-07-23 10:07:54 +053047 case PSTATE_ID_CORE_POWERDN:
Varun Wadekara78bb1b2015-08-07 10:03:00 +053048 /*
49 * Core powerdown request only for afflvl 0
50 */
Varun Wadekara78bb1b2015-08-07 10:03:00 +053051 req_state->pwr_domain_state[MPIDR_AFFLVL0] = state_id & 0xff;
52
53 break;
54
Varun Wadekar254441d2015-07-23 10:07:54 +053055 case PSTATE_ID_CLUSTER_IDLE:
Varun Wadekarba313282018-02-13 20:31:12 -080056
Varun Wadekara78bb1b2015-08-07 10:03:00 +053057 /*
Varun Wadekarba313282018-02-13 20:31:12 -080058 * Cluster idle request for afflvl 0
Varun Wadekara78bb1b2015-08-07 10:03:00 +053059 */
Varun Wadekara6a357f2017-05-05 09:20:59 -070060 req_state->pwr_domain_state[MPIDR_AFFLVL0] = PSTATE_ID_CORE_POWERDN;
Varun Wadekarba313282018-02-13 20:31:12 -080061 req_state->pwr_domain_state[MPIDR_AFFLVL1] = state_id;
Varun Wadekara78bb1b2015-08-07 10:03:00 +053062 break;
63
Varun Wadekar254441d2015-07-23 10:07:54 +053064 case PSTATE_ID_SOC_POWERDN:
Varun Wadekara78bb1b2015-08-07 10:03:00 +053065 /*
66 * System powerdown request only for afflvl 2
67 */
Varun Wadekar66231d12017-06-07 09:57:42 -070068 for (uint32_t i = MPIDR_AFFLVL0; i < PLAT_MAX_PWR_LVL; i++)
Varun Wadekara78bb1b2015-08-07 10:03:00 +053069 req_state->pwr_domain_state[i] = PLAT_MAX_OFF_STATE;
70
71 req_state->pwr_domain_state[PLAT_MAX_PWR_LVL] =
72 PLAT_SYS_SUSPEND_STATE_ID;
73
Varun Wadekar254441d2015-07-23 10:07:54 +053074 break;
75
76 default:
Varun Wadekara78bb1b2015-08-07 10:03:00 +053077 ERROR("%s: unsupported state id (%d)\n", __func__, state_id);
78 return PSCI_E_INVALID_PARAMS;
Varun Wadekar254441d2015-07-23 10:07:54 +053079 }
80
81 return PSCI_E_SUCCESS;
82}
83
Varun Wadekarb91b5fc2017-04-18 11:22:01 -070084/*******************************************************************************
85 * Platform handler to calculate the proper target power level at the
Varun Wadekarba313282018-02-13 20:31:12 -080086 * specified affinity level.
Varun Wadekarb91b5fc2017-04-18 11:22:01 -070087 ******************************************************************************/
88plat_local_state_t tegra_soc_get_target_pwr_state(unsigned int lvl,
89 const plat_local_state_t *states,
90 unsigned int ncpu)
91{
Varun Wadekara6a357f2017-05-05 09:20:59 -070092 plat_local_state_t target = PSCI_LOCAL_STATE_RUN;
Varun Wadekarb91b5fc2017-04-18 11:22:01 -070093 int cpu = plat_my_core_pos();
94 int core_pos = read_mpidr() & MPIDR_CPU_MASK;
Varun Wadekarba313282018-02-13 20:31:12 -080095 uint32_t bpmp_reply, data[3], val;
Varun Wadekara6a357f2017-05-05 09:20:59 -070096 int ret;
Varun Wadekarb91b5fc2017-04-18 11:22:01 -070097
98 /* get the power state at this level */
99 if (lvl == MPIDR_AFFLVL1)
100 target = *(states + core_pos);
101 if (lvl == MPIDR_AFFLVL2)
102 target = *(states + cpu);
103
Varun Wadekara6a357f2017-05-05 09:20:59 -0700104 if ((lvl == MPIDR_AFFLVL1) && (target == PSTATE_ID_CLUSTER_IDLE)) {
105
106 /* initialize the bpmp interface */
Varun Wadekara9a3a102017-08-23 10:19:25 -0700107 ret = tegra_bpmp_init();
108 if (ret != 0U) {
Varun Wadekarb91b5fc2017-04-18 11:22:01 -0700109
Varun Wadekara6a357f2017-05-05 09:20:59 -0700110 /* Cluster idle not allowed */
111 target = PSCI_LOCAL_STATE_RUN;
Varun Wadekarba313282018-02-13 20:31:12 -0800112
113 /*******************************************
114 * BPMP is not present, so handle CC6 entry
115 * from the CPU
116 ******************************************/
117
118 /* check if cluster idle state has been enabled */
119 val = mmio_read_32(TEGRA_CL_DVFS_BASE + DVFS_DFLL_CTRL);
120 if (val == ENABLE_CLOSED_LOOP) {
121 /*
122 * flag to indicate that BPMP firmware is not
123 * available and the CPU has to handle entry/exit
124 * for all power states
125 */
126 tegra_bpmp_available = false;
127
128 /*
129 * Acquire the cluster idle lock to stop
130 * other CPUs from powering up.
131 */
132 tegra_fc_ccplex_pgexit_lock();
133
134 /* Cluster idle only from the last standing CPU */
135 if (tegra_pmc_is_last_on_cpu() && tegra_fc_is_ccx_allowed()) {
136 /* Cluster idle allowed */
137 target = PSTATE_ID_CLUSTER_IDLE;
138 } else {
139 /* release cluster idle lock */
140 tegra_fc_ccplex_pgexit_unlock();
141 }
142 }
Varun Wadekara9a3a102017-08-23 10:19:25 -0700143 } else {
144
Varun Wadekarba313282018-02-13 20:31:12 -0800145 /* Cluster power-down */
Varun Wadekara9a3a102017-08-23 10:19:25 -0700146 data[0] = (uint32_t)cpu;
147 data[1] = TEGRA_PM_CC6;
148 data[2] = TEGRA_PM_SC1;
149 ret = tegra_bpmp_send_receive_atomic(MRQ_DO_IDLE,
150 (void *)&data, (int)sizeof(data),
151 (void *)&bpmp_reply,
152 (int)sizeof(bpmp_reply));
153
Varun Wadekarba313282018-02-13 20:31:12 -0800154 /* check if cluster power down is allowed */
Varun Wadekara9a3a102017-08-23 10:19:25 -0700155 if ((ret != 0L) || (bpmp_reply != BPMP_CCx_ALLOWED)) {
156
Varun Wadekarba313282018-02-13 20:31:12 -0800157 /* Cluster power down not allowed */
Varun Wadekara9a3a102017-08-23 10:19:25 -0700158 target = PSCI_LOCAL_STATE_RUN;
159 }
Varun Wadekara6a357f2017-05-05 09:20:59 -0700160 }
161
Varun Wadekara6a357f2017-05-05 09:20:59 -0700162 } else if (((lvl == MPIDR_AFFLVL2) || (lvl == MPIDR_AFFLVL1)) &&
163 (target == PSTATE_ID_SOC_POWERDN)) {
164
165 /* System Suspend */
166 target = PSTATE_ID_SOC_POWERDN;
167
168 } else {
169 ; /* do nothing */
170 }
171
172 return target;
Varun Wadekarb91b5fc2017-04-18 11:22:01 -0700173}
174
Varun Wadekara78bb1b2015-08-07 10:03:00 +0530175int tegra_soc_pwr_domain_suspend(const psci_power_state_t *target_state)
Varun Wadekarb316e242015-05-19 16:48:04 +0530176{
Varun Wadekara78bb1b2015-08-07 10:03:00 +0530177 u_register_t mpidr = read_mpidr();
178 const plat_local_state_t *pwr_domain_state =
179 target_state->pwr_domain_state;
180 unsigned int stateid_afflvl2 = pwr_domain_state[MPIDR_AFFLVL2];
181 unsigned int stateid_afflvl1 = pwr_domain_state[MPIDR_AFFLVL1];
182 unsigned int stateid_afflvl0 = pwr_domain_state[MPIDR_AFFLVL0];
Varun Wadekarba313282018-02-13 20:31:12 -0800183 uint32_t cfg;
Marvin Hsu21eea972017-04-11 11:00:48 +0800184 int ret = PSCI_E_SUCCESS;
Varun Wadekarba313282018-02-13 20:31:12 -0800185 uint32_t val;
Varun Wadekarb316e242015-05-19 16:48:04 +0530186
Varun Wadekara78bb1b2015-08-07 10:03:00 +0530187 if (stateid_afflvl2 == PSTATE_ID_SOC_POWERDN) {
Varun Wadekarb316e242015-05-19 16:48:04 +0530188
Harvey Hsieh20e9fef2016-12-28 21:53:18 +0800189 assert((stateid_afflvl0 == PLAT_MAX_OFF_STATE) ||
Marvin Hsu21eea972017-04-11 11:00:48 +0800190 (stateid_afflvl0 == PSTATE_ID_SOC_POWERDN));
Harvey Hsieh20e9fef2016-12-28 21:53:18 +0800191 assert((stateid_afflvl1 == PLAT_MAX_OFF_STATE) ||
Marvin Hsu21eea972017-04-11 11:00:48 +0800192 (stateid_afflvl1 == PSTATE_ID_SOC_POWERDN));
193
194 if (tegra_chipid_is_t210_b01()) {
Varun Wadekara6a357f2017-05-05 09:20:59 -0700195
Marvin Hsu21eea972017-04-11 11:00:48 +0800196 /* Suspend se/se2 and pka1 */
197 if (tegra_se_suspend() != 0) {
198 ret = PSCI_E_INTERN_FAIL;
199 }
Marvin Hsu21eea972017-04-11 11:00:48 +0800200 }
Varun Wadekarb316e242015-05-19 16:48:04 +0530201
Varun Wadekara78bb1b2015-08-07 10:03:00 +0530202 } else if (stateid_afflvl1 == PSTATE_ID_CLUSTER_IDLE) {
Varun Wadekarb316e242015-05-19 16:48:04 +0530203
Varun Wadekara6a357f2017-05-05 09:20:59 -0700204 assert(stateid_afflvl0 == PSTATE_ID_CORE_POWERDN);
Varun Wadekarb316e242015-05-19 16:48:04 +0530205
Varun Wadekarba313282018-02-13 20:31:12 -0800206 if (!tegra_bpmp_available) {
207
208 /* PWM tristate */
209 cfg = mmio_read_32(TEGRA_CL_DVFS_BASE + DVFS_DFLL_OUTPUT_CFG);
210 if (cfg & DFLL_OUTPUT_CFG_CLK_EN_BIT) {
211 val = mmio_read_32(TEGRA_MISC_BASE + PINMUX_AUX_DVFS_PWM);
212 val |= PINMUX_PWM_TRISTATE;
213 mmio_write_32(TEGRA_MISC_BASE + PINMUX_AUX_DVFS_PWM, val);
214 }
215 }
216
Varun Wadekara78bb1b2015-08-07 10:03:00 +0530217 /* Prepare for cluster idle */
218 tegra_fc_cluster_idle(mpidr);
Varun Wadekarb316e242015-05-19 16:48:04 +0530219
Varun Wadekara78bb1b2015-08-07 10:03:00 +0530220 } else if (stateid_afflvl0 == PSTATE_ID_CORE_POWERDN) {
221
222 /* Prepare for cpu powerdn */
223 tegra_fc_cpu_powerdn(mpidr);
224
225 } else {
Varun Wadekara6a357f2017-05-05 09:20:59 -0700226 ERROR("%s: Unknown state id (%d, %d, %d)\n", __func__,
227 stateid_afflvl2, stateid_afflvl1, stateid_afflvl0);
Marvin Hsu21eea972017-04-11 11:00:48 +0800228 ret = PSCI_E_NOT_SUPPORTED;
Varun Wadekarb316e242015-05-19 16:48:04 +0530229 }
230
Marvin Hsu21eea972017-04-11 11:00:48 +0800231 return ret;
Varun Wadekarb316e242015-05-19 16:48:04 +0530232}
233
Harvey Hsieha16d4ea2017-06-15 16:28:43 -0700234int tegra_soc_pwr_domain_power_down_wfi(const psci_power_state_t *target_state)
235{
236 u_register_t mpidr = read_mpidr();
237 const plat_local_state_t *pwr_domain_state =
238 target_state->pwr_domain_state;
239 unsigned int stateid_afflvl2 = pwr_domain_state[PLAT_MAX_PWR_LVL];
240
241 if (stateid_afflvl2 == PSTATE_ID_SOC_POWERDN) {
242
243 if (tegra_chipid_is_t210_b01()) {
244 /* Save tzram contents */
245 tegra_se_save_tzram();
246 }
247
248 /* enter system suspend */
249 tegra_fc_soc_powerdn(mpidr);
250 }
251
252 return PSCI_E_SUCCESS;
253}
254
Varun Wadekara78bb1b2015-08-07 10:03:00 +0530255int tegra_soc_pwr_domain_on_finish(const psci_power_state_t *target_state)
Varun Wadekarb316e242015-05-19 16:48:04 +0530256{
Sam Payne71ce6ed2017-05-08 12:42:49 -0700257 const plat_params_from_bl2_t *plat_params = bl31_get_plat_params();
Varun Wadekarba313282018-02-13 20:31:12 -0800258 uint32_t cfg;
Varun Wadekarbc787442015-07-27 13:00:50 +0530259 uint32_t val;
260
Sam Payne71ce6ed2017-05-08 12:42:49 -0700261 /* platform parameter passed by the previous bootloader */
262 if (plat_params->l2_ecc_parity_prot_dis != 1) {
263 /* Enable ECC Parity Protection for Cortex-A57 CPUs */
264 val = read_l2ctlr_el1();
265 val |= (uint64_t)CORTEX_A57_L2_ECC_PARITY_PROTECTION_BIT;
266 write_l2ctlr_el1(val);
267 }
268
Varun Wadekarb316e242015-05-19 16:48:04 +0530269 /*
270 * Check if we are exiting from SOC_POWERDN.
271 */
Varun Wadekara78bb1b2015-08-07 10:03:00 +0530272 if (target_state->pwr_domain_state[PLAT_MAX_PWR_LVL] ==
273 PLAT_SYS_SUSPEND_STATE_ID) {
Varun Wadekarb316e242015-05-19 16:48:04 +0530274
275 /*
Marvin Hsu21eea972017-04-11 11:00:48 +0800276 * Security engine resume
277 */
278 if (tegra_chipid_is_t210_b01()) {
279 tegra_se_resume();
280 }
281
282 /*
Varun Wadekar6eec6d62016-03-03 13:28:10 -0800283 * Lock scratch registers which hold the CPU vectors
284 */
285 tegra_pmc_lock_cpu_vectors();
286
287 /*
Varun Wadekarbc787442015-07-27 13:00:50 +0530288 * Enable WRAP to INCR burst type conversions for
289 * incoming requests on the AXI slave ports.
290 */
291 val = mmio_read_32(TEGRA_MSELECT_BASE + MSELECT_CONFIG);
292 val &= ~ENABLE_UNSUP_TX_ERRORS;
293 val |= ENABLE_WRAP_TO_INCR_BURSTS;
294 mmio_write_32(TEGRA_MSELECT_BASE + MSELECT_CONFIG, val);
295
296 /*
Varun Wadekarb316e242015-05-19 16:48:04 +0530297 * Restore Boot and Power Management Processor (BPMP) reset
298 * address and reset it.
299 */
Varun Wadekarba313282018-02-13 20:31:12 -0800300 if (tegra_bpmp_available)
301 tegra_fc_reset_bpmp();
302 }
303
304 /*
305 * Check if we are exiting cluster idle state
306 */
307 if (target_state->pwr_domain_state[MPIDR_AFFLVL1] ==
308 PSTATE_ID_CLUSTER_IDLE) {
309
310 if (!tegra_bpmp_available) {
311
312 /* PWM un-tristate */
313 cfg = mmio_read_32(TEGRA_CL_DVFS_BASE + DVFS_DFLL_OUTPUT_CFG);
314 if (cfg & DFLL_OUTPUT_CFG_CLK_EN_BIT) {
315 val = mmio_read_32(TEGRA_MISC_BASE + PINMUX_AUX_DVFS_PWM);
316 val &= ~PINMUX_PWM_TRISTATE;
317 mmio_write_32(TEGRA_MISC_BASE + PINMUX_AUX_DVFS_PWM, val);
318 }
319
320 /* release cluster idle lock */
321 tegra_fc_ccplex_pgexit_unlock();
322 }
Varun Wadekarb316e242015-05-19 16:48:04 +0530323 }
324
325 /*
326 * T210 has a dedicated ARMv7 boot and power mgmt processor, BPMP. It's
327 * used for power management and boot purposes. Inform the BPMP that
328 * we have completed the cluster power up.
329 */
Varun Wadekara78bb1b2015-08-07 10:03:00 +0530330 tegra_fc_lock_active_cluster();
Varun Wadekarb316e242015-05-19 16:48:04 +0530331
332 return PSCI_E_SUCCESS;
333}
334
Varun Wadekara78bb1b2015-08-07 10:03:00 +0530335int tegra_soc_pwr_domain_on(u_register_t mpidr)
Varun Wadekarb316e242015-05-19 16:48:04 +0530336{
337 int cpu = mpidr & MPIDR_CPU_MASK;
Varun Wadekar071b7872015-07-08 17:42:02 +0530338 uint32_t mask = CPU_CORE_RESET_MASK << cpu;
339
340 /* Deassert CPU reset signals */
341 mmio_write_32(TEGRA_CAR_RESET_BASE + CPU_CMPLX_RESET_CLR, mask);
Varun Wadekarb316e242015-05-19 16:48:04 +0530342
343 /* Turn on CPU using flow controller or PMC */
344 if (cpu_powergate_mask[cpu] == 0) {
345 tegra_pmc_cpu_on(cpu);
346 cpu_powergate_mask[cpu] = 1;
347 } else {
348 tegra_fc_cpu_on(cpu);
349 }
350
351 return PSCI_E_SUCCESS;
352}
353
Varun Wadekara78bb1b2015-08-07 10:03:00 +0530354int tegra_soc_pwr_domain_off(const psci_power_state_t *target_state)
Varun Wadekarb316e242015-05-19 16:48:04 +0530355{
Varun Wadekara78bb1b2015-08-07 10:03:00 +0530356 tegra_fc_cpu_off(read_mpidr() & MPIDR_CPU_MASK);
Varun Wadekarb316e242015-05-19 16:48:04 +0530357 return PSCI_E_SUCCESS;
358}
Varun Wadekar8b82fae2015-11-09 17:39:28 -0800359
360int tegra_soc_prepare_system_reset(void)
361{
362 /*
363 * Set System Clock (SCLK) to POR default so that the clock source
364 * for the PMC APB clock would not be changed due to system reset.
365 */
366 mmio_write_32((uintptr_t)TEGRA_CAR_RESET_BASE + SCLK_BURST_POLICY,
Marvin Hsu21eea972017-04-11 11:00:48 +0800367 SCLK_BURST_POLICY_DEFAULT);
Varun Wadekar8b82fae2015-11-09 17:39:28 -0800368 mmio_write_32((uintptr_t)TEGRA_CAR_RESET_BASE + SCLK_RATE, 0);
369
370 /* Wait 1 ms to make sure clock source/device logic is stabilized. */
371 mdelay(1);
372
373 return PSCI_E_SUCCESS;
374}