blob: 63d9223a2bd0255157bbace24c89f013ed255649 [file] [log] [blame]
Jacky Baia6177002019-03-06 17:15:06 +08001/*
2 * Copyright (c) 2019, ARM Limited and Contributors. All rights reserved.
3 *
4 * SPDX-License-Identifier: BSD-3-Clause
5 */
6
7#include <assert.h>
8#include <stdbool.h>
9
10#include <platform_def.h>
11
12#include <arch_helpers.h>
13#include <common/bl_common.h>
14#include <common/debug.h>
15#include <context.h>
16#include <drivers/arm/tzc380.h>
17#include <drivers/console.h>
18#include <drivers/generic_delay_timer.h>
19#include <lib/el3_runtime/context_mgmt.h>
20#include <lib/mmio.h>
21#include <lib/xlat_tables/xlat_tables.h>
22#include <plat/common/platform.h>
23
24#include <gpc.h>
Jacky Bai91c6d322019-05-21 20:24:52 +080025#include <imx_aipstz.h>
Jacky Baia6177002019-03-06 17:15:06 +080026#include <imx_uart.h>
Jacky Bai3bf04a52019-06-12 17:41:47 +080027#include <imx8m_caam.h>
Jacky Baia6177002019-03-06 17:15:06 +080028#include <plat_imx8.h>
29
30static const mmap_region_t imx_mmap[] = {
31 MAP_REGION_FLAT(IMX_GIC_BASE, IMX_GIC_SIZE, MT_DEVICE | MT_RW),
32 MAP_REGION_FLAT(IMX_AIPS_BASE, IMX_AIPS_SIZE, MT_DEVICE | MT_RW), /* AIPS map */
33 {0},
34};
35
Jacky Bai91c6d322019-05-21 20:24:52 +080036static const struct aipstz_cfg aipstz[] = {
37 {IMX_AIPSTZ1, 0x77777777, 0x77777777, .opacr = {0x0, 0x0, 0x0, 0x0, 0x0}, },
38 {IMX_AIPSTZ2, 0x77777777, 0x77777777, .opacr = {0x0, 0x0, 0x0, 0x0, 0x0}, },
39 {IMX_AIPSTZ3, 0x77777777, 0x77777777, .opacr = {0x0, 0x0, 0x0, 0x0, 0x0}, },
40 {IMX_AIPSTZ4, 0x77777777, 0x77777777, .opacr = {0x0, 0x0, 0x0, 0x0, 0x0}, },
41 {0},
42};
43
Jacky Baia6177002019-03-06 17:15:06 +080044static entry_point_info_t bl32_image_ep_info;
45static entry_point_info_t bl33_image_ep_info;
46
47/* get SPSR for BL33 entry */
48static uint32_t get_spsr_for_bl33_entry(void)
49{
50 unsigned long el_status;
51 unsigned long mode;
52 uint32_t spsr;
53
54 /* figure out what mode we enter the non-secure world */
55 el_status = read_id_aa64pfr0_el1() >> ID_AA64PFR0_EL2_SHIFT;
56 el_status &= ID_AA64PFR0_ELX_MASK;
57
58 mode = (el_status) ? MODE_EL2 : MODE_EL1;
59
60 spsr = SPSR_64(mode, MODE_SP_ELX, DISABLE_ALL_EXCEPTIONS);
61 return spsr;
62}
63
64void bl31_tzc380_setup(void)
65{
66 unsigned int val;
67
68 val = mmio_read_32(IMX_IOMUX_GPR_BASE + 0x28);
69 if ((val & GPR_TZASC_EN) != GPR_TZASC_EN)
70 return;
71
72 tzc380_init(IMX_TZASC_BASE);
73
74 /*
75 * Need to substact offset 0x40000000 from CPU address when
76 * programming tzasc region for i.mx8mm.
77 */
78
79 /* Enable 1G-5G S/NS RW */
80 tzc380_configure_region(0, 0x00000000, TZC_ATTR_REGION_SIZE(TZC_REGION_SIZE_4G) |
81 TZC_ATTR_REGION_EN_MASK | TZC_ATTR_SP_ALL);
82}
83
84void bl31_early_platform_setup2(u_register_t arg0, u_register_t arg1,
85 u_register_t arg2, u_register_t arg3)
86{
87 static console_uart_t console;
88 int i;
89
90 /* Enable CSU NS access permission */
91 for (i = 0; i < 64; i++) {
92 mmio_write_32(IMX_CSU_BASE + i * 4, 0x00ff00ff);
93 }
94
Jacky Bai91c6d322019-05-21 20:24:52 +080095 imx_aipstz_init(aipstz);
Jacky Baia6177002019-03-06 17:15:06 +080096
Jacky Bai3bf04a52019-06-12 17:41:47 +080097 imx8m_caam_init();
98
Jacky Baia6177002019-03-06 17:15:06 +080099 console_imx_uart_register(IMX_BOOT_UART_BASE, IMX_BOOT_UART_CLK_IN_HZ,
100 IMX_CONSOLE_BAUDRATE, &console);
101 /* This console is only used for boot stage */
102 console_set_scope(&console.console, CONSOLE_FLAG_BOOT);
103
104 /*
105 * tell BL3-1 where the non-secure software image is located
106 * and the entry state information.
107 */
108 bl33_image_ep_info.pc = PLAT_NS_IMAGE_OFFSET;
109 bl33_image_ep_info.spsr = get_spsr_for_bl33_entry();
110 SET_SECURITY_STATE(bl33_image_ep_info.h.attr, NON_SECURE);
111
112 bl31_tzc380_setup();
113}
114
115void bl31_plat_arch_setup(void)
116{
117 mmap_add_region(BL31_BASE, BL31_BASE, (BL31_LIMIT - BL31_BASE),
118 MT_MEMORY | MT_RW | MT_SECURE);
119 mmap_add_region(BL_CODE_BASE, BL_CODE_BASE, (BL_CODE_END - BL_CODE_BASE),
120 MT_MEMORY | MT_RO | MT_SECURE);
121#if USE_COHERENT_MEM
122 mmap_add_region(BL_COHERENT_RAM_BASE, BL_COHERENT_RAM_BASE,
123 (BL_COHERENT_RAM_END - BL_COHERENT_RAM_BASE),
124 MT_DEVICE | MT_RW | MT_SECURE);
125#endif
126 mmap_add(imx_mmap);
127
128 init_xlat_tables();
129
130 enable_mmu_el3(0);
131}
132
133void bl31_platform_setup(void)
134{
135 generic_delay_timer_init();
136
137 /* select the CKIL source to 32K OSC */
138 mmio_write_32(IMX_ANAMIX_BASE + ANAMIX_MISC_CTL, 0x1);
139
140 plat_gic_driver_init();
141 plat_gic_init();
142
143 imx_gpc_init();
144}
145
146entry_point_info_t *bl31_plat_get_next_image_ep_info(unsigned int type)
147{
148 if (type == NON_SECURE)
149 return &bl33_image_ep_info;
150 if (type == SECURE)
151 return &bl32_image_ep_info;
152
153 return NULL;
154}
155
156unsigned int plat_get_syscnt_freq2(void)
157{
158 return COUNTER_FREQUENCY;
159}