blob: e0f5c17848af3f960e3b5640cf551efa20e5bb08 [file] [log] [blame]
Manish V Badarkhe8a766032022-02-23 11:26:53 +00001/*
2 * Copyright (c) 2022 Arm Limited. All rights reserved.
3 *
4 * SPDX-License-Identifier: BSD-3-Clause
5 *
6 * DRTM service
7 *
8 * Authors:
9 * Lucian Paul-Trifu <lucian.paultrifu@gmail.com>
10 * Brian Nezvadovitz <brinez@microsoft.com> 2021-02-01
11 */
12
13#include <stdint.h>
14
Manish V Badarkhecc2c7432022-02-24 20:22:39 +000015#include <arch.h>
16#include <arch_helpers.h>
johpow01baa3e6c2022-03-11 17:50:58 -060017#include <common/bl_common.h>
Manish V Badarkhe8a766032022-02-23 11:26:53 +000018#include <common/debug.h>
19#include <common/runtime_svc.h>
Manish V Badarkhecc2c7432022-02-24 20:22:39 +000020#include <drivers/auth/crypto_mod.h>
Manish V Badarkhe8a766032022-02-23 11:26:53 +000021#include "drtm_main.h"
Manish V Badarkhe86618e12022-06-21 18:11:53 +010022#include "drtm_measurements.h"
Manish V Badarkhe39dd5552022-06-21 09:41:32 +010023#include "drtm_remediation.h"
Manish Pandeycabcad52022-06-23 10:43:31 +010024#include <lib/el3_runtime/context_mgmt.h>
Manish Pandeyfa2eb052022-06-20 17:42:41 +010025#include <lib/psci/psci_lib.h>
johpow01baa3e6c2022-03-11 17:50:58 -060026#include <lib/xlat_tables/xlat_tables_v2.h>
27#include <plat/common/platform.h>
Manish V Badarkhe8a766032022-02-23 11:26:53 +000028#include <services/drtm_svc.h>
Manish Pandey9744d3a2022-06-23 13:11:48 +010029#include <services/sdei.h>
johpow01baa3e6c2022-03-11 17:50:58 -060030#include <platform_def.h>
Manish V Badarkhe8a766032022-02-23 11:26:53 +000031
johpow01baa3e6c2022-03-11 17:50:58 -060032/* Structure to store DRTM features specific to the platform. */
33static drtm_features_t plat_drtm_features;
34
35/* DRTM-formatted memory map. */
36static drtm_memory_region_descriptor_table_t *plat_drtm_mem_map;
Manish V Badarkhecc2c7432022-02-24 20:22:39 +000037
Manish V Badarkhea28563e2022-06-22 13:11:14 +010038/* DLME header */
39struct_dlme_data_header dlme_data_hdr_init;
40
41/* Minimum data memory requirement */
42uint64_t dlme_data_min_size;
43
Manish V Badarkhe8a766032022-02-23 11:26:53 +000044int drtm_setup(void)
45{
Manish V Badarkhecc2c7432022-02-24 20:22:39 +000046 bool rc;
johpow01baa3e6c2022-03-11 17:50:58 -060047 const plat_drtm_tpm_features_t *plat_tpm_feat;
48 const plat_drtm_dma_prot_features_t *plat_dma_prot_feat;
Manish V Badarkhecc2c7432022-02-24 20:22:39 +000049
Manish V Badarkhe8a766032022-02-23 11:26:53 +000050 INFO("DRTM service setup\n");
51
johpow01baa3e6c2022-03-11 17:50:58 -060052 /* Read boot PE ID from MPIDR */
53 plat_drtm_features.boot_pe_id = read_mpidr_el1() & MPIDR_AFFINITY_MASK;
Manish V Badarkhecc2c7432022-02-24 20:22:39 +000054
55 rc = drtm_dma_prot_init();
56 if (rc) {
57 return INTERNAL_ERROR;
58 }
59
60 /*
61 * initialise the platform supported crypto module that will
62 * be used by the DRTM-service to calculate hash of DRTM-
63 * implementation specific components
64 */
65 crypto_mod_init();
66
johpow01baa3e6c2022-03-11 17:50:58 -060067 /* Build DRTM-compatible address map. */
68 plat_drtm_mem_map = drtm_build_address_map();
69 if (plat_drtm_mem_map == NULL) {
70 return INTERNAL_ERROR;
71 }
72
73 /* Get DRTM features from platform hooks. */
74 plat_tpm_feat = plat_drtm_get_tpm_features();
75 if (plat_tpm_feat == NULL) {
76 return INTERNAL_ERROR;
77 }
78
79 plat_dma_prot_feat = plat_drtm_get_dma_prot_features();
80 if (plat_dma_prot_feat == NULL) {
81 return INTERNAL_ERROR;
82 }
83
84 /*
85 * Add up minimum DLME data memory.
86 *
87 * For systems with complete DMA protection there is only one entry in
88 * the protected regions table.
89 */
90 if (plat_dma_prot_feat->dma_protection_support ==
91 ARM_DRTM_DMA_PROT_FEATURES_DMA_SUPPORT_COMPLETE) {
92 dlme_data_min_size =
93 sizeof(drtm_memory_region_descriptor_table_t) +
94 sizeof(drtm_mem_region_t);
Manish V Badarkhea28563e2022-06-22 13:11:14 +010095 dlme_data_hdr_init.dlme_prot_regions_size = dlme_data_min_size;
johpow01baa3e6c2022-03-11 17:50:58 -060096 } else {
97 /*
98 * TODO set protected regions table size based on platform DMA
99 * protection configuration
100 */
101 panic();
102 }
103
Manish V Badarkhea28563e2022-06-22 13:11:14 +0100104 dlme_data_hdr_init.dlme_addr_map_size = drtm_get_address_map_size();
105 dlme_data_hdr_init.dlme_tcb_hashes_table_size =
106 plat_drtm_get_tcb_hash_table_size();
107 dlme_data_hdr_init.dlme_impdef_region_size =
108 plat_drtm_get_imp_def_dlme_region_size();
109
110 dlme_data_min_size += dlme_data_hdr_init.dlme_addr_map_size +
111 PLAT_DRTM_EVENT_LOG_MAX_SIZE +
112 dlme_data_hdr_init.dlme_tcb_hashes_table_size +
113 dlme_data_hdr_init.dlme_impdef_region_size;
johpow01baa3e6c2022-03-11 17:50:58 -0600114
115 dlme_data_min_size = page_align(dlme_data_min_size, UP)/PAGE_SIZE;
116
117 /* Fill out platform DRTM features structure */
118 /* Only support default PCR schema (0x1) in this implementation. */
119 ARM_DRTM_TPM_FEATURES_SET_PCR_SCHEMA(plat_drtm_features.tpm_features,
120 ARM_DRTM_TPM_FEATURES_PCR_SCHEMA_DEFAULT);
121 ARM_DRTM_TPM_FEATURES_SET_TPM_HASH(plat_drtm_features.tpm_features,
122 plat_tpm_feat->tpm_based_hash_support);
123 ARM_DRTM_TPM_FEATURES_SET_FW_HASH(plat_drtm_features.tpm_features,
124 plat_tpm_feat->firmware_hash_algorithm);
125 ARM_DRTM_MIN_MEM_REQ_SET_MIN_DLME_DATA_SIZE(plat_drtm_features.minimum_memory_requirement,
126 dlme_data_min_size);
127 ARM_DRTM_MIN_MEM_REQ_SET_DCE_SIZE(plat_drtm_features.minimum_memory_requirement,
128 plat_drtm_get_min_size_normal_world_dce());
129 ARM_DRTM_DMA_PROT_FEATURES_SET_MAX_REGIONS(plat_drtm_features.dma_prot_features,
130 plat_dma_prot_feat->max_num_mem_prot_regions);
131 ARM_DRTM_DMA_PROT_FEATURES_SET_DMA_SUPPORT(plat_drtm_features.dma_prot_features,
132 plat_dma_prot_feat->dma_protection_support);
133 ARM_DRTM_TCB_HASH_FEATURES_SET_MAX_NUM_HASHES(plat_drtm_features.tcb_hash_features,
134 plat_drtm_get_tcb_hash_features());
135
Manish V Badarkhe8a766032022-02-23 11:26:53 +0000136 return 0;
137}
138
Manish Pandeyd4c6bea2022-07-19 14:35:00 +0100139static inline void invalidate_icache_all(void)
140{
141 __asm__ volatile("ic ialluis");
142 dsb();
143 isb();
144}
145
Manish V Badarkhe8401e1a2022-06-16 13:46:43 +0100146static inline uint64_t drtm_features_tpm(void *ctx)
147{
148 SMC_RET2(ctx, 1ULL, /* TPM feature is supported */
149 plat_drtm_features.tpm_features);
150}
151
152static inline uint64_t drtm_features_mem_req(void *ctx)
153{
154 SMC_RET2(ctx, 1ULL, /* memory req Feature is supported */
155 plat_drtm_features.minimum_memory_requirement);
156}
157
158static inline uint64_t drtm_features_boot_pe_id(void *ctx)
159{
160 SMC_RET2(ctx, 1ULL, /* Boot PE feature is supported */
161 plat_drtm_features.boot_pe_id);
162}
163
164static inline uint64_t drtm_features_dma_prot(void *ctx)
165{
166 SMC_RET2(ctx, 1ULL, /* DMA protection feature is supported */
167 plat_drtm_features.dma_prot_features);
168}
169
170static inline uint64_t drtm_features_tcb_hashes(void *ctx)
171{
172 SMC_RET2(ctx, 1ULL, /* TCB hash feature is supported */
173 plat_drtm_features.tcb_hash_features);
174}
175
Manish Pandeyfa2eb052022-06-20 17:42:41 +0100176static enum drtm_retc drtm_dl_check_caller_el(void *ctx)
177{
178 uint64_t spsr_el3 = read_ctx_reg(get_el3state_ctx(ctx), CTX_SPSR_EL3);
179 uint64_t dl_caller_el;
180 uint64_t dl_caller_aarch;
181
182 dl_caller_el = spsr_el3 >> MODE_EL_SHIFT & MODE_EL_MASK;
183 dl_caller_aarch = spsr_el3 >> MODE_RW_SHIFT & MODE_RW_MASK;
184
185 /* Caller's security state is checked from drtm_smc_handle function */
186
187 /* Caller can be NS-EL2/EL1 */
188 if (dl_caller_el == MODE_EL3) {
189 ERROR("DRTM: invalid launch from EL3\n");
190 return DENIED;
191 }
192
193 if (dl_caller_aarch != MODE_RW_64) {
194 ERROR("DRTM: invalid launch from non-AArch64 execution state\n");
195 return DENIED;
196 }
197
198 return SUCCESS;
199}
200
201static enum drtm_retc drtm_dl_check_cores(void)
202{
203 bool running_on_single_core;
204 uint64_t this_pe_aff_value = read_mpidr_el1() & MPIDR_AFFINITY_MASK;
205
206 if (this_pe_aff_value != plat_drtm_features.boot_pe_id) {
207 ERROR("DRTM: invalid launch on a non-boot PE\n");
208 return DENIED;
209 }
210
211 running_on_single_core = psci_is_last_on_cpu_safe();
212 if (!running_on_single_core) {
213 ERROR("DRTM: invalid launch due to non-boot PE not being turned off\n");
214 return DENIED;
215 }
216
217 return SUCCESS;
218}
219
Manish V Badarkhea28563e2022-06-22 13:11:14 +0100220static enum drtm_retc drtm_dl_prepare_dlme_data(const struct_drtm_dl_args *args)
Manish Pandeyfef989c2022-06-21 15:36:45 +0100221{
Manish V Badarkhea28563e2022-06-22 13:11:14 +0100222 int rc;
223 uint64_t dlme_data_paddr;
224 size_t dlme_data_max_size;
225 uintptr_t dlme_data_mapping;
226 struct_dlme_data_header *dlme_data_hdr;
227 uint8_t *dlme_data_cursor;
228 size_t dlme_data_mapping_bytes;
229 size_t serialised_bytes_actual;
230
231 dlme_data_paddr = args->dlme_paddr + args->dlme_data_off;
232 dlme_data_max_size = args->dlme_size - args->dlme_data_off;
233
234 /*
235 * The capacity of the given DLME data region is checked when
236 * the other dynamic launch arguments are.
237 */
238 if (dlme_data_max_size < dlme_data_min_size) {
239 ERROR("%s: assertion failed:"
240 " dlme_data_max_size (%ld) < dlme_data_total_bytes_req (%ld)\n",
241 __func__, dlme_data_max_size, dlme_data_min_size);
242 panic();
243 }
244
245 /* Map the DLME data region as NS memory. */
246 dlme_data_mapping_bytes = ALIGNED_UP(dlme_data_max_size, DRTM_PAGE_SIZE);
247 rc = mmap_add_dynamic_region_alloc_va(dlme_data_paddr,
248 &dlme_data_mapping,
249 dlme_data_mapping_bytes,
250 MT_RW_DATA | MT_NS |
251 MT_SHAREABILITY_ISH);
252 if (rc != 0) {
253 WARN("DRTM: %s: mmap_add_dynamic_region() failed rc=%d\n",
254 __func__, rc);
255 return INTERNAL_ERROR;
256 }
257 dlme_data_hdr = (struct_dlme_data_header *)dlme_data_mapping;
258 dlme_data_cursor = (uint8_t *)dlme_data_hdr + sizeof(*dlme_data_hdr);
259
260 memcpy(dlme_data_hdr, (const void *)&dlme_data_hdr_init,
261 sizeof(*dlme_data_hdr));
262
263 /* Set the header version and size. */
264 dlme_data_hdr->version = 1;
265 dlme_data_hdr->this_hdr_size = sizeof(*dlme_data_hdr);
266
267 /* Prepare DLME protected regions. */
268 drtm_dma_prot_serialise_table(dlme_data_cursor,
269 &serialised_bytes_actual);
270 assert(serialised_bytes_actual ==
271 dlme_data_hdr->dlme_prot_regions_size);
272 dlme_data_cursor += serialised_bytes_actual;
273
274 /* Prepare DLME address map. */
275 if (plat_drtm_mem_map != NULL) {
276 memcpy(dlme_data_cursor, plat_drtm_mem_map,
277 dlme_data_hdr->dlme_addr_map_size);
278 } else {
279 WARN("DRTM: DLME address map is not in the cache\n");
280 }
281 dlme_data_cursor += dlme_data_hdr->dlme_addr_map_size;
282
283 /* Prepare DRTM event log for DLME. */
284 drtm_serialise_event_log(dlme_data_cursor, &serialised_bytes_actual);
285 assert(serialised_bytes_actual <= PLAT_DRTM_EVENT_LOG_MAX_SIZE);
286 dlme_data_hdr->dlme_tpm_log_size = serialised_bytes_actual;
287 dlme_data_cursor += serialised_bytes_actual;
288
289 /*
290 * TODO: Prepare the TCB hashes for DLME, currently its size
291 * 0
292 */
293 dlme_data_cursor += dlme_data_hdr->dlme_tcb_hashes_table_size;
294
295 /* Implementation-specific region size is unused. */
296 dlme_data_cursor += dlme_data_hdr->dlme_impdef_region_size;
297
298 /*
299 * Prepare DLME data size, includes all data region referenced above
300 * alongwith the DLME data header
301 */
302 dlme_data_hdr->dlme_data_size = dlme_data_cursor - (uint8_t *)dlme_data_hdr;
Manish Pandeyfef989c2022-06-21 15:36:45 +0100303
Manish V Badarkhea28563e2022-06-22 13:11:14 +0100304 /* Unmap the DLME data region. */
305 rc = mmap_remove_dynamic_region(dlme_data_mapping, dlme_data_mapping_bytes);
306 if (rc != 0) {
307 ERROR("%s(): mmap_remove_dynamic_region() failed"
308 " unexpectedly rc=%d\n", __func__, rc);
309 panic();
310 }
Manish Pandeyfef989c2022-06-21 15:36:45 +0100311
312 return SUCCESS;
313}
314
315/*
316 * Note: accesses to the dynamic launch args, and to the DLME data are
317 * little-endian as required, thanks to TF-A BL31 init requirements.
318 */
319static enum drtm_retc drtm_dl_check_args(uint64_t x1,
320 struct_drtm_dl_args *a_out)
321{
322 uint64_t dlme_start, dlme_end;
323 uint64_t dlme_img_start, dlme_img_ep, dlme_img_end;
324 uint64_t dlme_data_start, dlme_data_end;
Manish Pandey59cdea32022-07-21 13:07:07 +0100325 uintptr_t va_mapping;
326 size_t va_mapping_size;
Manish Pandeyfef989c2022-06-21 15:36:45 +0100327 struct_drtm_dl_args *a;
328 struct_drtm_dl_args args_buf;
Manish Pandeyfef989c2022-06-21 15:36:45 +0100329 int rc;
330
331 if (x1 % DRTM_PAGE_SIZE != 0) {
332 ERROR("DRTM: parameters structure is not "
333 DRTM_PAGE_SIZE_STR "-aligned\n");
334 return INVALID_PARAMETERS;
335 }
336
Manish Pandey59cdea32022-07-21 13:07:07 +0100337 va_mapping_size = ALIGNED_UP(sizeof(struct_drtm_dl_args), DRTM_PAGE_SIZE);
Manish V Badarkhe2c8e1342022-07-13 09:47:03 +0100338
339 /* check DRTM parameters are within NS address region */
Manish Pandey59cdea32022-07-21 13:07:07 +0100340 rc = plat_drtm_validate_ns_region(x1, va_mapping_size);
Manish V Badarkhe2c8e1342022-07-13 09:47:03 +0100341 if (rc != 0) {
342 ERROR("DRTM: parameters lies within secure memory\n");
343 return INVALID_PARAMETERS;
344 }
345
Manish Pandey59cdea32022-07-21 13:07:07 +0100346 rc = mmap_add_dynamic_region_alloc_va(x1, &va_mapping, va_mapping_size,
Manish Pandeyfef989c2022-06-21 15:36:45 +0100347 MT_MEMORY | MT_NS | MT_RO |
348 MT_SHAREABILITY_ISH);
349 if (rc != 0) {
350 WARN("DRTM: %s: mmap_add_dynamic_region() failed rc=%d\n",
351 __func__, rc);
352 return INTERNAL_ERROR;
353 }
Manish Pandey59cdea32022-07-21 13:07:07 +0100354 a = (struct_drtm_dl_args *)va_mapping;
355
356 /* Sanitize cache of data passed in args by the DCE Preamble. */
357 flush_dcache_range(va_mapping, va_mapping_size);
358
Manish Pandeyfef989c2022-06-21 15:36:45 +0100359 args_buf = *a;
360
Manish Pandey59cdea32022-07-21 13:07:07 +0100361 rc = mmap_remove_dynamic_region(va_mapping, va_mapping_size);
Manish Pandeyfef989c2022-06-21 15:36:45 +0100362 if (rc) {
363 ERROR("%s(): mmap_remove_dynamic_region() failed unexpectedly"
364 " rc=%d\n", __func__, rc);
365 panic();
366 }
367 a = &args_buf;
368
369 if (a->version != 1) {
370 ERROR("DRTM: parameters structure incompatible with major version %d\n",
371 ARM_DRTM_VERSION_MAJOR);
372 return NOT_SUPPORTED;
373 }
374
375 if (!(a->dlme_img_off < a->dlme_size &&
376 a->dlme_data_off < a->dlme_size)) {
377 ERROR("DRTM: argument offset is outside of the DLME region\n");
378 return INVALID_PARAMETERS;
379 }
380 dlme_start = a->dlme_paddr;
381 dlme_end = a->dlme_paddr + a->dlme_size;
382 dlme_img_start = a->dlme_paddr + a->dlme_img_off;
383 dlme_img_ep = dlme_img_start + a->dlme_img_ep_off;
384 dlme_img_end = dlme_img_start + a->dlme_img_size;
385 dlme_data_start = a->dlme_paddr + a->dlme_data_off;
386 dlme_data_end = dlme_end;
387
Manish Pandeyfef989c2022-06-21 15:36:45 +0100388 /* Check the DLME regions arguments. */
389 if ((dlme_start % DRTM_PAGE_SIZE) != 0) {
390 ERROR("DRTM: argument DLME region is not "
391 DRTM_PAGE_SIZE_STR "-aligned\n");
392 return INVALID_PARAMETERS;
393 }
394
395 if (!(dlme_start < dlme_end &&
396 dlme_start <= dlme_img_start && dlme_img_start < dlme_img_end &&
397 dlme_start <= dlme_data_start && dlme_data_start < dlme_data_end)) {
398 ERROR("DRTM: argument DLME region is discontiguous\n");
399 return INVALID_PARAMETERS;
400 }
401
402 if (dlme_img_start < dlme_data_end && dlme_data_start < dlme_img_end) {
403 ERROR("DRTM: argument DLME regions overlap\n");
404 return INVALID_PARAMETERS;
405 }
406
407 /* Check the DLME image region arguments. */
408 if ((dlme_img_start % DRTM_PAGE_SIZE) != 0) {
409 ERROR("DRTM: argument DLME image region is not "
410 DRTM_PAGE_SIZE_STR "-aligned\n");
411 return INVALID_PARAMETERS;
412 }
413
414 if (!(dlme_img_start <= dlme_img_ep && dlme_img_ep < dlme_img_end)) {
415 ERROR("DRTM: DLME entry point is outside of the DLME image region\n");
416 return INVALID_PARAMETERS;
417 }
418
419 if ((dlme_img_ep % 4) != 0) {
420 ERROR("DRTM: DLME image entry point is not 4-byte-aligned\n");
421 return INVALID_PARAMETERS;
422 }
423
424 /* Check the DLME data region arguments. */
425 if ((dlme_data_start % DRTM_PAGE_SIZE) != 0) {
426 ERROR("DRTM: argument DLME data region is not "
427 DRTM_PAGE_SIZE_STR "-aligned\n");
428 return INVALID_PARAMETERS;
429 }
430
Manish V Badarkhea28563e2022-06-22 13:11:14 +0100431 if (dlme_data_end - dlme_data_start < dlme_data_min_size) {
Manish Pandeyfef989c2022-06-21 15:36:45 +0100432 ERROR("DRTM: argument DLME data region is short of %lu bytes\n",
Manish V Badarkhea28563e2022-06-22 13:11:14 +0100433 dlme_data_min_size - (size_t)(dlme_data_end - dlme_data_start));
Manish Pandeyfef989c2022-06-21 15:36:45 +0100434 return INVALID_PARAMETERS;
435 }
436
Manish V Badarkhe2c8e1342022-07-13 09:47:03 +0100437 /* check DLME region (paddr + size) is within a NS address region */
438 rc = plat_drtm_validate_ns_region(dlme_start, (size_t)a->dlme_size);
439 if (rc != 0) {
440 ERROR("DRTM: DLME region lies within secure memory\n");
441 return INVALID_PARAMETERS;
442 }
443
Manish Pandeyfef989c2022-06-21 15:36:45 +0100444 /* Check the Normal World DCE region arguments. */
445 if (a->dce_nwd_paddr != 0) {
446 uint32_t dce_nwd_start = a->dce_nwd_paddr;
447 uint32_t dce_nwd_end = dce_nwd_start + a->dce_nwd_size;
448
449 if (!(dce_nwd_start < dce_nwd_end)) {
450 ERROR("DRTM: argument Normal World DCE region is dicontiguous\n");
451 return INVALID_PARAMETERS;
452 }
453
454 if (dce_nwd_start < dlme_end && dlme_start < dce_nwd_end) {
455 ERROR("DRTM: argument Normal World DCE regions overlap\n");
456 return INVALID_PARAMETERS;
457 }
458 }
459
Manish Pandey59cdea32022-07-21 13:07:07 +0100460 /*
461 * Map and sanitize the cache of data range passed by DCE Preamble. This
462 * is required to avoid / defend against racing with cache evictions
463 */
464 va_mapping_size = ALIGNED_UP((dlme_end - dlme_start), DRTM_PAGE_SIZE);
465 rc = mmap_add_dynamic_region_alloc_va(dlme_img_start, &va_mapping, va_mapping_size,
466 MT_MEMORY | MT_NS | MT_RO |
467 MT_SHAREABILITY_ISH);
468 if (rc != 0) {
469 ERROR("DRTM: %s: mmap_add_dynamic_region_alloc_va() failed rc=%d\n",
470 __func__, rc);
471 return INTERNAL_ERROR;
472 }
473 flush_dcache_range(va_mapping, va_mapping_size);
474
475 rc = mmap_remove_dynamic_region(va_mapping, va_mapping_size);
476 if (rc) {
477 ERROR("%s(): mmap_remove_dynamic_region() failed unexpectedly"
478 " rc=%d\n", __func__, rc);
479 panic();
480 }
481
Manish Pandeyfef989c2022-06-21 15:36:45 +0100482 *a_out = *a;
483 return SUCCESS;
484}
485
Manish Pandeycabcad52022-06-23 10:43:31 +0100486static void drtm_dl_reset_dlme_el_state(enum drtm_dlme_el dlme_el)
487{
488 uint64_t sctlr;
489
490 /*
491 * TODO: Set PE state according to the PSCI's specification of the initial
492 * state after CPU_ON, or to reset values if unspecified, where they exist,
493 * or define sensible values otherwise.
494 */
495
496 switch (dlme_el) {
497 case DLME_AT_EL1:
498 sctlr = read_sctlr_el1();
499 break;
500
501 case DLME_AT_EL2:
502 sctlr = read_sctlr_el2();
503 break;
504
505 default: /* Not reached */
506 ERROR("%s(): dlme_el has the unexpected value %d\n",
507 __func__, dlme_el);
508 panic();
509 }
510
511 sctlr &= ~(/* Disable DLME's EL MMU, since the existing page-tables are untrusted. */
512 SCTLR_M_BIT
513 | SCTLR_EE_BIT /* Little-endian data accesses. */
514 );
515
516 sctlr |= SCTLR_C_BIT | SCTLR_I_BIT; /* Allow instruction and data caching. */
517
518 switch (dlme_el) {
519 case DLME_AT_EL1:
520 write_sctlr_el1(sctlr);
521 break;
522
523 case DLME_AT_EL2:
524 write_sctlr_el2(sctlr);
525 break;
526 }
527}
528
529static void drtm_dl_reset_dlme_context(enum drtm_dlme_el dlme_el)
530{
531 void *ns_ctx = cm_get_context(NON_SECURE);
532 gp_regs_t *gpregs = get_gpregs_ctx(ns_ctx);
533 uint64_t spsr_el3 = read_ctx_reg(get_el3state_ctx(ns_ctx), CTX_SPSR_EL3);
534
535 /* Reset all gpregs, including SP_EL0. */
536 memset(gpregs, 0, sizeof(*gpregs));
537
538 /* Reset SP_ELx. */
539 switch (dlme_el) {
540 case DLME_AT_EL1:
541 write_sp_el1(0);
542 break;
543
544 case DLME_AT_EL2:
545 write_sp_el2(0);
546 break;
547 }
548
549 /*
550 * DLME's async exceptions are masked to avoid a NWd attacker's timed
551 * interference with any state we established trust in or measured.
552 */
553 spsr_el3 |= SPSR_DAIF_MASK << SPSR_DAIF_SHIFT;
554
555 write_ctx_reg(get_el3state_ctx(ns_ctx), CTX_SPSR_EL3, spsr_el3);
556}
557
558static void drtm_dl_prepare_eret_to_dlme(const struct_drtm_dl_args *args, enum drtm_dlme_el dlme_el)
559{
560 void *ctx = cm_get_context(NON_SECURE);
561 uint64_t dlme_ep = DL_ARGS_GET_DLME_ENTRY_POINT(args);
562 uint64_t spsr_el3 = read_ctx_reg(get_el3state_ctx(ctx), CTX_SPSR_EL3);
563
564 /* Next ERET is to the DLME's EL. */
565 spsr_el3 &= ~(MODE_EL_MASK << MODE_EL_SHIFT);
566 switch (dlme_el) {
567 case DLME_AT_EL1:
568 spsr_el3 |= MODE_EL1 << MODE_EL_SHIFT;
569 break;
570
571 case DLME_AT_EL2:
572 spsr_el3 |= MODE_EL2 << MODE_EL_SHIFT;
573 break;
574 }
575
576 /* Next ERET is to the DLME entry point. */
577 cm_set_elr_spsr_el3(NON_SECURE, dlme_ep, spsr_el3);
578}
579
Manish Pandeyfa2eb052022-06-20 17:42:41 +0100580static uint64_t drtm_dynamic_launch(uint64_t x1, void *handle)
581{
582 enum drtm_retc ret = SUCCESS;
Manish V Badarkhead035ce2022-06-21 18:08:50 +0100583 enum drtm_retc dma_prot_ret;
Manish Pandeyfef989c2022-06-21 15:36:45 +0100584 struct_drtm_dl_args args;
Manish Pandeycabcad52022-06-23 10:43:31 +0100585 /* DLME should be highest NS exception level */
586 enum drtm_dlme_el dlme_el = (el_implemented(2) != EL_IMPL_NONE) ? MODE_EL2 : MODE_EL1;
Manish Pandeyfa2eb052022-06-20 17:42:41 +0100587
588 /* Ensure that only boot PE is powered on */
589 ret = drtm_dl_check_cores();
590 if (ret != SUCCESS) {
591 SMC_RET1(handle, ret);
592 }
593
594 /*
595 * Ensure that execution state is AArch64 and the caller
596 * is highest non-secure exception level
597 */
598 ret = drtm_dl_check_caller_el(handle);
599 if (ret != SUCCESS) {
600 SMC_RET1(handle, ret);
601 }
602
Manish Pandeyfef989c2022-06-21 15:36:45 +0100603 ret = drtm_dl_check_args(x1, &args);
604 if (ret != SUCCESS) {
605 SMC_RET1(handle, ret);
606 }
607
Manish Pandey9744d3a2022-06-23 13:11:48 +0100608 /* Ensure that there are no SDEI event registered */
609#if SDEI_SUPPORT
610 if (sdei_get_registered_event_count() != 0) {
611 SMC_RET1(handle, DENIED);
612 }
613#endif /* SDEI_SUPPORT */
614
Manish V Badarkhead035ce2022-06-21 18:08:50 +0100615 /*
616 * Engage the DMA protections. The launch cannot proceed without the DMA
617 * protections due to potential TOC/TOU vulnerabilities w.r.t. the DLME
618 * region (and to the NWd DCE region).
619 */
620 ret = drtm_dma_prot_engage(&args.dma_prot_args,
621 DL_ARGS_GET_DMA_PROT_TYPE(&args));
622 if (ret != SUCCESS) {
623 SMC_RET1(handle, ret);
624 }
625
Manish V Badarkhe86618e12022-06-21 18:11:53 +0100626 /*
627 * The DMA protection is now engaged. Note that any failure mode that
628 * returns an error to the DRTM-launch caller must now disengage DMA
629 * protections before returning to the caller.
630 */
631
632 ret = drtm_take_measurements(&args);
633 if (ret != SUCCESS) {
634 goto err_undo_dma_prot;
635 }
636
Manish V Badarkhea28563e2022-06-22 13:11:14 +0100637 ret = drtm_dl_prepare_dlme_data(&args);
638 if (ret != SUCCESS) {
639 goto err_undo_dma_prot;
640 }
641
Manish Pandeycabcad52022-06-23 10:43:31 +0100642 /*
643 * Note that, at the time of writing, the DRTM spec allows a successful
644 * launch from NS-EL1 to return to a DLME in NS-EL2. The practical risk
645 * of a privilege escalation, e.g. due to a compromised hypervisor, is
646 * considered small enough not to warrant the specification of additional
647 * DRTM conduits that would be necessary to maintain OSs' abstraction from
648 * the presence of EL2 were the dynamic launch only be allowed from the
649 * highest NS EL.
650 */
651
652 dlme_el = (el_implemented(2) != EL_IMPL_NONE) ? MODE_EL2 : MODE_EL1;
653
654 drtm_dl_reset_dlme_el_state(dlme_el);
655 drtm_dl_reset_dlme_context(dlme_el);
656
Manish Pandeycabcad52022-06-23 10:43:31 +0100657 drtm_dl_prepare_eret_to_dlme(&args, dlme_el);
658
659 /*
Manish Pandeyd4c6bea2022-07-19 14:35:00 +0100660 * As per DRTM beta0 spec table #28 invalidate the instruction cache
661 * before jumping to the DLME. This is required to defend against
662 * potentially-malicious cache contents.
Manish Pandeycabcad52022-06-23 10:43:31 +0100663 */
Manish Pandeyd4c6bea2022-07-19 14:35:00 +0100664 invalidate_icache_all();
Manish Pandeycabcad52022-06-23 10:43:31 +0100665
666 /* Return the DLME region's address in x0, and the DLME data offset in x1.*/
667 SMC_RET2(handle, args.dlme_paddr, args.dlme_data_off);
Manish V Badarkhe86618e12022-06-21 18:11:53 +0100668
669err_undo_dma_prot:
670 dma_prot_ret = drtm_dma_prot_disengage();
671 if (dma_prot_ret != SUCCESS) {
672 ERROR("%s(): drtm_dma_prot_disengage() failed unexpectedly"
673 " rc=%d\n", __func__, ret);
674 panic();
675 }
676
Manish Pandeyfa2eb052022-06-20 17:42:41 +0100677 SMC_RET1(handle, ret);
678}
679
Manish V Badarkhe8a766032022-02-23 11:26:53 +0000680uint64_t drtm_smc_handler(uint32_t smc_fid,
681 uint64_t x1,
682 uint64_t x2,
683 uint64_t x3,
684 uint64_t x4,
685 void *cookie,
686 void *handle,
687 uint64_t flags)
688{
689 /* Check that the SMC call is from the Normal World. */
690 if (!is_caller_non_secure(flags)) {
691 SMC_RET1(handle, NOT_SUPPORTED);
692 }
693
694 switch (smc_fid) {
695 case ARM_DRTM_SVC_VERSION:
696 INFO("DRTM service handler: version\n");
697 /* Return the version of current implementation */
698 SMC_RET1(handle, ARM_DRTM_VERSION);
699 break; /* not reached */
700
701 case ARM_DRTM_SVC_FEATURES:
702 if (((x1 >> ARM_DRTM_FUNC_SHIFT) & ARM_DRTM_FUNC_MASK) ==
703 ARM_DRTM_FUNC_ID) {
704 /* Dispatch function-based queries. */
705 switch (x1 & FUNCID_MASK) {
706 case ARM_DRTM_SVC_VERSION:
707 SMC_RET1(handle, SUCCESS);
708 break; /* not reached */
709
710 case ARM_DRTM_SVC_FEATURES:
711 SMC_RET1(handle, SUCCESS);
712 break; /* not reached */
713
714 case ARM_DRTM_SVC_UNPROTECT_MEM:
715 SMC_RET1(handle, SUCCESS);
716 break; /* not reached */
717
718 case ARM_DRTM_SVC_DYNAMIC_LAUNCH:
719 SMC_RET1(handle, SUCCESS);
720 break; /* not reached */
721
722 case ARM_DRTM_SVC_CLOSE_LOCALITY:
723 WARN("ARM_DRTM_SVC_CLOSE_LOCALITY feature %s",
724 "is not supported\n");
725 SMC_RET1(handle, NOT_SUPPORTED);
726 break; /* not reached */
727
728 case ARM_DRTM_SVC_GET_ERROR:
729 SMC_RET1(handle, SUCCESS);
730 break; /* not reached */
731
732 case ARM_DRTM_SVC_SET_ERROR:
733 SMC_RET1(handle, SUCCESS);
734 break; /* not reached */
735
736 case ARM_DRTM_SVC_SET_TCB_HASH:
737 WARN("ARM_DRTM_SVC_TCB_HASH feature %s",
738 "is not supported\n");
739 SMC_RET1(handle, NOT_SUPPORTED);
740 break; /* not reached */
741
742 case ARM_DRTM_SVC_LOCK_TCB_HASH:
743 WARN("ARM_DRTM_SVC_LOCK_TCB_HASH feature %s",
744 "is not supported\n");
745 SMC_RET1(handle, NOT_SUPPORTED);
746 break; /* not reached */
747
748 default:
749 ERROR("Unknown DRTM service function\n");
750 SMC_RET1(handle, NOT_SUPPORTED);
751 break; /* not reached */
752 }
Manish V Badarkhe8401e1a2022-06-16 13:46:43 +0100753 } else {
754 /* Dispatch feature-based queries. */
755 switch (x1 & ARM_DRTM_FEAT_ID_MASK) {
756 case ARM_DRTM_FEATURES_TPM:
757 INFO("++ DRTM service handler: TPM features\n");
758 return drtm_features_tpm(handle);
759 break; /* not reached */
760
761 case ARM_DRTM_FEATURES_MEM_REQ:
762 INFO("++ DRTM service handler: Min. mem."
763 " requirement features\n");
764 return drtm_features_mem_req(handle);
765 break; /* not reached */
766
767 case ARM_DRTM_FEATURES_DMA_PROT:
768 INFO("++ DRTM service handler: "
769 "DMA protection features\n");
770 return drtm_features_dma_prot(handle);
771 break; /* not reached */
772
773 case ARM_DRTM_FEATURES_BOOT_PE_ID:
774 INFO("++ DRTM service handler: "
775 "Boot PE ID features\n");
776 return drtm_features_boot_pe_id(handle);
777 break; /* not reached */
778
779 case ARM_DRTM_FEATURES_TCB_HASHES:
780 INFO("++ DRTM service handler: "
781 "TCB-hashes features\n");
782 return drtm_features_tcb_hashes(handle);
783 break; /* not reached */
784
785 default:
786 ERROR("Unknown ARM DRTM service feature\n");
787 SMC_RET1(handle, NOT_SUPPORTED);
788 break; /* not reached */
789 }
Manish V Badarkhe8a766032022-02-23 11:26:53 +0000790 }
791
792 case ARM_DRTM_SVC_UNPROTECT_MEM:
793 INFO("DRTM service handler: unprotect mem\n");
Manish V Badarkhead035ce2022-06-21 18:08:50 +0100794 return drtm_unprotect_mem(handle);
Manish V Badarkhe8a766032022-02-23 11:26:53 +0000795 break; /* not reached */
796
797 case ARM_DRTM_SVC_DYNAMIC_LAUNCH:
798 INFO("DRTM service handler: dynamic launch\n");
Manish Pandeyfa2eb052022-06-20 17:42:41 +0100799 return drtm_dynamic_launch(x1, handle);
Manish V Badarkhe8a766032022-02-23 11:26:53 +0000800 break; /* not reached */
801
802 case ARM_DRTM_SVC_CLOSE_LOCALITY:
803 WARN("DRTM service handler: close locality %s\n",
804 "is not supported");
805 SMC_RET1(handle, NOT_SUPPORTED);
806 break; /* not reached */
807
808 case ARM_DRTM_SVC_GET_ERROR:
809 INFO("DRTM service handler: get error\n");
Manish V Badarkhe39dd5552022-06-21 09:41:32 +0100810 drtm_get_error(handle);
Manish V Badarkhe8a766032022-02-23 11:26:53 +0000811 break; /* not reached */
812
813 case ARM_DRTM_SVC_SET_ERROR:
814 INFO("DRTM service handler: set error\n");
Manish V Badarkhe39dd5552022-06-21 09:41:32 +0100815 drtm_set_error(x1, handle);
Manish V Badarkhe8a766032022-02-23 11:26:53 +0000816 break; /* not reached */
817
818 case ARM_DRTM_SVC_SET_TCB_HASH:
819 WARN("DRTM service handler: set TCB hash %s\n",
820 "is not supported");
821 SMC_RET1(handle, NOT_SUPPORTED);
822 break; /* not reached */
823
824 case ARM_DRTM_SVC_LOCK_TCB_HASH:
825 WARN("DRTM service handler: lock TCB hash %s\n",
826 "is not supported");
827 SMC_RET1(handle, NOT_SUPPORTED);
828 break; /* not reached */
829
830 default:
831 ERROR("Unknown DRTM service function: 0x%x\n", smc_fid);
832 SMC_RET1(handle, SMC_UNK);
833 break; /* not reached */
834 }
835
836 /* not reached */
837 SMC_RET1(handle, SMC_UNK);
838}