blob: 21a37087504100d6400581280f05d037001f7ea9 [file] [log] [blame]
Tien Hock, Lohab34f742019-02-26 09:25:14 +08001/*
2 * Copyright (c) 2019, ARM Limited and Contributors. All rights reserved.
3 *
4 * SPDX-License-Identifier: BSD-3-Clause
5 */
6
7#include <assert.h>
8#include <arch.h>
9#include <arch_helpers.h>
10#include <common/bl_common.h>
11#include <common/debug.h>
12#include <drivers/console.h>
13#include <drivers/delay_timer.h>
14#include <drivers/arm/gic_common.h>
15#include <drivers/arm/gicv2.h>
16#include <drivers/ti/uart/uart_16550.h>
17#include <drivers/generic_delay_timer.h>
18#include <drivers/arm/gicv2.h>
19#include <s10_mailbox.h>
20#include <lib/xlat_tables/xlat_tables.h>
21#include <lib/mmio.h>
22#include <plat/common/platform.h>
23#include <platform_def.h>
24#include <platform_private.h>
25
26#include "aarch64/stratix10_private.h"
27#include "s10_handoff.h"
28#include "s10_reset_manager.h"
29#include "s10_memory_controller.h"
30#include "s10_pinmux.h"
31#include "s10_clock_manager.h"
32#include "s10_system_manager.h"
33
34static entry_point_info_t bl32_image_ep_info;
35static entry_point_info_t bl33_image_ep_info;
36
37entry_point_info_t *bl31_plat_get_next_image_ep_info(uint32_t type)
38{
39 entry_point_info_t *next_image_info;
40
41 next_image_info = (type == NON_SECURE) ?
42 &bl33_image_ep_info : &bl32_image_ep_info;
43
44 /* None of the images on this platform can have 0x0 as the entrypoint */
45 if (next_image_info->pc)
46 return next_image_info;
47 else
48 return NULL;
49}
50
51void bl31_early_platform_setup2(u_register_t arg0, u_register_t arg1,
52 u_register_t arg2, u_register_t arg3)
53{
54 static console_16550_t console;
55
56 console_16550_register(PLAT_UART0_BASE, PLAT_UART_CLOCK, PLAT_BAUDRATE,
57 &console);
58 /*
59 * Check params passed from BL31 should not be NULL,
60 */
61 void *from_bl2 = (void *) arg0;
62
63 bl_params_t *params_from_bl2 = (bl_params_t *)from_bl2;
64
65 assert(params_from_bl2 != NULL);
66 assert(params_from_bl2->h.type == PARAM_BL_PARAMS);
67 assert(params_from_bl2->h.version >= VERSION_2);
68
69 /*
70 * Copy BL32 (if populated by BL31) and BL33 entry point information.
71 * They are stored in Secure RAM, in BL31's address space.
72 */
73
74 bl_params_node_t *bl_params = params_from_bl2->head;
75
76 while (bl_params) {
77 if (bl_params->image_id == BL33_IMAGE_ID)
78 bl33_image_ep_info = *bl_params->ep_info;
79
80 bl_params = bl_params->next_params_info;
81 }
82 SET_SECURITY_STATE(bl33_image_ep_info.h.attr, NON_SECURE);
83}
84
85static const interrupt_prop_t s10_interrupt_props[] = {
86 PLAT_INTEL_S10_G1S_IRQ_PROPS(GICV2_INTR_GROUP0),
87 PLAT_INTEL_S10_G0_IRQ_PROPS(GICV2_INTR_GROUP0)
88};
89
90static unsigned int target_mask_array[PLATFORM_CORE_COUNT];
91
92static const gicv2_driver_data_t plat_gicv2_gic_data = {
93 .gicd_base = PLAT_INTEL_S10_GICD_BASE,
94 .gicc_base = PLAT_INTEL_S10_GICC_BASE,
95 .interrupt_props = s10_interrupt_props,
96 .interrupt_props_num = ARRAY_SIZE(s10_interrupt_props),
97 .target_masks = target_mask_array,
98 .target_masks_num = ARRAY_SIZE(target_mask_array),
99};
100
101/*******************************************************************************
102 * Perform any BL3-1 platform setup code
103 ******************************************************************************/
104void bl31_platform_setup(void)
105{
106 /* Initialize the gic cpu and distributor interfaces */
107 gicv2_driver_init(&plat_gicv2_gic_data);
108 gicv2_distif_init();
109 gicv2_pcpu_distif_init();
110 gicv2_cpuif_enable();
111}
112
113const mmap_region_t plat_stratix10_mmap[] = {
114 MAP_REGION_FLAT(DRAM_BASE, DRAM_SIZE, MT_MEMORY | MT_RW | MT_NS),
115 MAP_REGION_FLAT(DEVICE1_BASE, DEVICE1_SIZE, MT_DEVICE | MT_RW | MT_NS),
116 MAP_REGION_FLAT(DEVICE2_BASE, DEVICE2_SIZE, MT_DEVICE | MT_RW | MT_NS),
117 MAP_REGION_FLAT(OCRAM_BASE, OCRAM_SIZE,
118 MT_NON_CACHEABLE | MT_RW | MT_SECURE),
119 MAP_REGION_FLAT(DEVICE3_BASE, DEVICE3_SIZE,
120 MT_DEVICE | MT_RW | MT_SECURE),
121 MAP_REGION_FLAT(MEM64_BASE, MEM64_SIZE, MT_DEVICE | MT_RW | MT_NS),
122 MAP_REGION_FLAT(DEVICE4_BASE, DEVICE4_SIZE, MT_DEVICE | MT_RW | MT_NS),
123 {0},
124};
125
126/*******************************************************************************
127 * Perform the very early platform specific architectural setup here. At the
128 * moment this is only intializes the mmu in a quick and dirty way.
129 ******************************************************************************/
130void bl31_plat_arch_setup(void)
131{
132 const mmap_region_t bl_regions[] = {
133 MAP_REGION_FLAT(BL31_BASE, BL31_END - BL31_BASE,
134 MT_MEMORY | MT_RW | MT_SECURE),
135 MAP_REGION_FLAT(BL_CODE_BASE, BL_CODE_END - BL_CODE_BASE,
136 MT_CODE | MT_SECURE),
137 MAP_REGION_FLAT(BL_RO_DATA_BASE,
138 BL_RO_DATA_END - BL_RO_DATA_BASE,
139 MT_RO_DATA | MT_SECURE),
140#if USE_COHERENT_MEM
141 MAP_REGION_FLAT(BL_COHERENT_RAM_BASE,
142 BL_COHERENT_RAM_END - BL_COHERENT_RAM_BASE,
143 MT_DEVICE | MT_RW | MT_SECURE),
144#endif
145 {0},
146 };
147
148 setup_page_tables(bl_regions, plat_stratix10_mmap);
149 enable_mmu_el3(0);
150}
151