Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 1 | /* |
Dan Handley | e83b0ca | 2014-01-14 18:17:09 +0000 | [diff] [blame] | 2 | * Copyright (c) 2013-2014, ARM Limited and Contributors. All rights reserved. |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 3 | * |
| 4 | * Redistribution and use in source and binary forms, with or without |
| 5 | * modification, are permitted provided that the following conditions are met: |
| 6 | * |
| 7 | * Redistributions of source code must retain the above copyright notice, this |
| 8 | * list of conditions and the following disclaimer. |
| 9 | * |
| 10 | * Redistributions in binary form must reproduce the above copyright notice, |
| 11 | * this list of conditions and the following disclaimer in the documentation |
| 12 | * and/or other materials provided with the distribution. |
| 13 | * |
| 14 | * Neither the name of ARM nor the names of its contributors may be used |
| 15 | * to endorse or promote products derived from this software without specific |
| 16 | * prior written permission. |
| 17 | * |
| 18 | * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS" |
| 19 | * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE |
| 20 | * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE |
| 21 | * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE |
| 22 | * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR |
| 23 | * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF |
| 24 | * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS |
| 25 | * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN |
| 26 | * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) |
| 27 | * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE |
| 28 | * POSSIBILITY OF SUCH DAMAGE. |
| 29 | */ |
| 30 | |
Dan Handley | 2bd4ef2 | 2014-04-09 13:14:54 +0100 | [diff] [blame] | 31 | #include <arch.h> |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 32 | #include <arch_helpers.h> |
Dan Handley | 2bd4ef2 | 2014-04-09 13:14:54 +0100 | [diff] [blame] | 33 | #include <assert.h> |
| 34 | #include <bl_common.h> |
| 35 | #include <context.h> |
Jeenu Viswambharan | caa8493 | 2014-02-06 10:36:15 +0000 | [diff] [blame] | 36 | #include <context_mgmt.h> |
Dan Handley | 714a0d2 | 2014-04-09 13:13:04 +0100 | [diff] [blame] | 37 | #include <debug.h> |
Dan Handley | ed6ff95 | 2014-05-14 17:44:19 +0100 | [diff] [blame] | 38 | #include <platform.h> |
Andrew Thoelke | 4e12607 | 2014-06-04 21:10:52 +0100 | [diff] [blame] | 39 | #include <string.h> |
Dan Handley | 714a0d2 | 2014-04-09 13:13:04 +0100 | [diff] [blame] | 40 | #include "psci_private.h" |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 41 | |
Achin Gupta | 607084e | 2014-02-09 18:24:19 +0000 | [diff] [blame] | 42 | /* |
Jeenu Viswambharan | 7f36660 | 2014-02-20 17:11:00 +0000 | [diff] [blame] | 43 | * SPD power management operations, expected to be supplied by the registered |
| 44 | * SPD on successful SP initialization |
Achin Gupta | 607084e | 2014-02-09 18:24:19 +0000 | [diff] [blame] | 45 | */ |
Dan Handley | e2712bc | 2014-04-10 15:37:22 +0100 | [diff] [blame] | 46 | const spd_pm_ops_t *psci_spd_pm; |
Achin Gupta | 607084e | 2014-02-09 18:24:19 +0000 | [diff] [blame] | 47 | |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 48 | /******************************************************************************* |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 49 | * Grand array that holds the platform's topology information for state |
| 50 | * management of affinity instances. Each node (aff_map_node) in the array |
| 51 | * corresponds to an affinity instance e.g. cluster, cpu within an mpidr |
| 52 | ******************************************************************************/ |
Dan Handley | e2712bc | 2014-04-10 15:37:22 +0100 | [diff] [blame] | 53 | aff_map_node_t psci_aff_map[PSCI_NUM_AFFS] |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 54 | __attribute__ ((section("tzfw_coherent_mem"))); |
| 55 | |
| 56 | /******************************************************************************* |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 57 | * Pointer to functions exported by the platform to complete power mgmt. ops |
| 58 | ******************************************************************************/ |
Dan Handley | a4cb68e | 2014-04-23 13:47:06 +0100 | [diff] [blame] | 59 | const plat_pm_ops_t *psci_plat_pm_ops; |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 60 | |
| 61 | /******************************************************************************* |
Achin Gupta | a45e397 | 2013-12-05 15:10:48 +0000 | [diff] [blame] | 62 | * Routine to return the maximum affinity level to traverse to after a cpu has |
| 63 | * been physically powered up. It is expected to be called immediately after |
| 64 | * reset from assembler code. It has to find its 'aff_map_node' instead of |
| 65 | * getting it as an argument. |
| 66 | * TODO: Calling psci_get_aff_map_node() with the MMU disabled is slow. Add |
| 67 | * support to allow faster access to the target affinity level. |
| 68 | ******************************************************************************/ |
| 69 | int get_power_on_target_afflvl(unsigned long mpidr) |
| 70 | { |
Dan Handley | e2712bc | 2014-04-10 15:37:22 +0100 | [diff] [blame] | 71 | aff_map_node_t *node; |
Achin Gupta | a45e397 | 2013-12-05 15:10:48 +0000 | [diff] [blame] | 72 | unsigned int state; |
Vikram Kanigiri | f100f41 | 2014-04-01 19:26:26 +0100 | [diff] [blame] | 73 | int afflvl; |
Achin Gupta | a45e397 | 2013-12-05 15:10:48 +0000 | [diff] [blame] | 74 | |
| 75 | /* Retrieve our node from the topology tree */ |
Jeenu Viswambharan | caa8493 | 2014-02-06 10:36:15 +0000 | [diff] [blame] | 76 | node = psci_get_aff_map_node(mpidr & MPIDR_AFFINITY_MASK, |
| 77 | MPIDR_AFFLVL0); |
Achin Gupta | a45e397 | 2013-12-05 15:10:48 +0000 | [diff] [blame] | 78 | assert(node); |
| 79 | |
| 80 | /* |
| 81 | * Return the maximum supported affinity level if this cpu was off. |
| 82 | * Call the handler in the suspend code if this cpu had been suspended. |
| 83 | * Any other state is invalid. |
| 84 | */ |
Achin Gupta | 75f7367 | 2013-12-05 16:33:10 +0000 | [diff] [blame] | 85 | state = psci_get_state(node); |
Achin Gupta | a45e397 | 2013-12-05 15:10:48 +0000 | [diff] [blame] | 86 | if (state == PSCI_STATE_ON_PENDING) |
| 87 | return get_max_afflvl(); |
| 88 | |
Vikram Kanigiri | f100f41 | 2014-04-01 19:26:26 +0100 | [diff] [blame] | 89 | if (state == PSCI_STATE_SUSPEND) { |
| 90 | afflvl = psci_get_aff_map_node_suspend_afflvl(node); |
| 91 | assert(afflvl != PSCI_INVALID_DATA); |
| 92 | return afflvl; |
| 93 | } |
Achin Gupta | a45e397 | 2013-12-05 15:10:48 +0000 | [diff] [blame] | 94 | return PSCI_E_INVALID_PARAMS; |
| 95 | } |
| 96 | |
| 97 | /******************************************************************************* |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 98 | * Simple routine to retrieve the maximum affinity level supported by the |
| 99 | * platform and check that it makes sense. |
| 100 | ******************************************************************************/ |
| 101 | int get_max_afflvl() |
| 102 | { |
| 103 | int aff_lvl; |
| 104 | |
| 105 | aff_lvl = plat_get_max_afflvl(); |
| 106 | assert(aff_lvl <= MPIDR_MAX_AFFLVL && aff_lvl >= MPIDR_AFFLVL0); |
| 107 | |
| 108 | return aff_lvl; |
| 109 | } |
| 110 | |
| 111 | /******************************************************************************* |
| 112 | * Simple routine to set the id of an affinity instance at a given level in the |
| 113 | * mpidr. |
| 114 | ******************************************************************************/ |
| 115 | unsigned long mpidr_set_aff_inst(unsigned long mpidr, |
| 116 | unsigned char aff_inst, |
| 117 | int aff_lvl) |
| 118 | { |
| 119 | unsigned long aff_shift; |
| 120 | |
| 121 | assert(aff_lvl <= MPIDR_AFFLVL3); |
| 122 | |
| 123 | /* |
| 124 | * Decide the number of bits to shift by depending upon |
| 125 | * the affinity level |
| 126 | */ |
| 127 | aff_shift = get_afflvl_shift(aff_lvl); |
| 128 | |
| 129 | /* Clear the existing affinity instance & set the new one*/ |
| 130 | mpidr &= ~(MPIDR_AFFLVL_MASK << aff_shift); |
| 131 | mpidr |= aff_inst << aff_shift; |
| 132 | |
| 133 | return mpidr; |
| 134 | } |
| 135 | |
| 136 | /******************************************************************************* |
Achin Gupta | 0959db5 | 2013-12-02 17:33:04 +0000 | [diff] [blame] | 137 | * This function sanity checks a range of affinity levels. |
| 138 | ******************************************************************************/ |
| 139 | int psci_check_afflvl_range(int start_afflvl, int end_afflvl) |
| 140 | { |
| 141 | /* Sanity check the parameters passed */ |
| 142 | if (end_afflvl > MPIDR_MAX_AFFLVL) |
| 143 | return PSCI_E_INVALID_PARAMS; |
| 144 | |
| 145 | if (start_afflvl < MPIDR_AFFLVL0) |
| 146 | return PSCI_E_INVALID_PARAMS; |
| 147 | |
| 148 | if (end_afflvl < start_afflvl) |
| 149 | return PSCI_E_INVALID_PARAMS; |
| 150 | |
| 151 | return PSCI_E_SUCCESS; |
| 152 | } |
| 153 | |
| 154 | /******************************************************************************* |
| 155 | * This function is passed an array of pointers to affinity level nodes in the |
| 156 | * topology tree for an mpidr. It picks up locks for each affinity level bottom |
| 157 | * up in the range specified. |
| 158 | ******************************************************************************/ |
| 159 | void psci_acquire_afflvl_locks(unsigned long mpidr, |
| 160 | int start_afflvl, |
| 161 | int end_afflvl, |
Dan Handley | e2712bc | 2014-04-10 15:37:22 +0100 | [diff] [blame] | 162 | mpidr_aff_map_nodes_t mpidr_nodes) |
Achin Gupta | 0959db5 | 2013-12-02 17:33:04 +0000 | [diff] [blame] | 163 | { |
| 164 | int level; |
| 165 | |
| 166 | for (level = start_afflvl; level <= end_afflvl; level++) { |
| 167 | if (mpidr_nodes[level] == NULL) |
| 168 | continue; |
| 169 | bakery_lock_get(mpidr, &mpidr_nodes[level]->lock); |
| 170 | } |
| 171 | } |
| 172 | |
| 173 | /******************************************************************************* |
| 174 | * This function is passed an array of pointers to affinity level nodes in the |
| 175 | * topology tree for an mpidr. It releases the lock for each affinity level top |
| 176 | * down in the range specified. |
| 177 | ******************************************************************************/ |
| 178 | void psci_release_afflvl_locks(unsigned long mpidr, |
| 179 | int start_afflvl, |
| 180 | int end_afflvl, |
Dan Handley | e2712bc | 2014-04-10 15:37:22 +0100 | [diff] [blame] | 181 | mpidr_aff_map_nodes_t mpidr_nodes) |
Achin Gupta | 0959db5 | 2013-12-02 17:33:04 +0000 | [diff] [blame] | 182 | { |
| 183 | int level; |
| 184 | |
| 185 | for (level = end_afflvl; level >= start_afflvl; level--) { |
| 186 | if (mpidr_nodes[level] == NULL) |
| 187 | continue; |
| 188 | bakery_lock_release(mpidr, &mpidr_nodes[level]->lock); |
| 189 | } |
| 190 | } |
| 191 | |
| 192 | /******************************************************************************* |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 193 | * Simple routine to determine whether an affinity instance at a given level |
| 194 | * in an mpidr exists or not. |
| 195 | ******************************************************************************/ |
| 196 | int psci_validate_mpidr(unsigned long mpidr, int level) |
| 197 | { |
Dan Handley | e2712bc | 2014-04-10 15:37:22 +0100 | [diff] [blame] | 198 | aff_map_node_t *node; |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 199 | |
| 200 | node = psci_get_aff_map_node(mpidr, level); |
| 201 | if (node && (node->state & PSCI_AFF_PRESENT)) |
| 202 | return PSCI_E_SUCCESS; |
| 203 | else |
| 204 | return PSCI_E_INVALID_PARAMS; |
| 205 | } |
| 206 | |
| 207 | /******************************************************************************* |
Andrew Thoelke | 4e12607 | 2014-06-04 21:10:52 +0100 | [diff] [blame] | 208 | * This function determines the full entrypoint information for the requested |
| 209 | * PSCI entrypoint on power on/resume and saves this in the non-secure CPU |
| 210 | * cpu_context, ready for when the core boots. |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 211 | ******************************************************************************/ |
Andrew Thoelke | 4e12607 | 2014-06-04 21:10:52 +0100 | [diff] [blame] | 212 | int psci_save_ns_entry(uint64_t mpidr, |
| 213 | uint64_t entrypoint, uint64_t context_id, |
| 214 | uint32_t ns_scr_el3, uint32_t ns_sctlr_el1) |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 215 | { |
Andrew Thoelke | 4e12607 | 2014-06-04 21:10:52 +0100 | [diff] [blame] | 216 | uint32_t ep_attr, mode, sctlr, daif, ee; |
| 217 | entry_point_info_t ep; |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 218 | |
Andrew Thoelke | 4e12607 | 2014-06-04 21:10:52 +0100 | [diff] [blame] | 219 | sctlr = ns_scr_el3 & SCR_HCE_BIT ? read_sctlr_el2() : ns_sctlr_el1; |
| 220 | ee = 0; |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 221 | |
Andrew Thoelke | 4e12607 | 2014-06-04 21:10:52 +0100 | [diff] [blame] | 222 | ep_attr = NON_SECURE | EP_ST_DISABLE; |
| 223 | if (sctlr & SCTLR_EE_BIT) { |
| 224 | ep_attr |= EP_EE_BIG; |
| 225 | ee = 1; |
| 226 | } |
| 227 | SET_PARAM_HEAD(&ep, PARAM_EP, VERSION_1, ep_attr); |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 228 | |
Andrew Thoelke | 4e12607 | 2014-06-04 21:10:52 +0100 | [diff] [blame] | 229 | ep.pc = entrypoint; |
| 230 | memset(&ep.args, 0, sizeof(ep.args)); |
| 231 | ep.args.arg0 = context_id; |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 232 | |
| 233 | /* |
| 234 | * Figure out whether the cpu enters the non-secure address space |
| 235 | * in aarch32 or aarch64 |
| 236 | */ |
Andrew Thoelke | 4e12607 | 2014-06-04 21:10:52 +0100 | [diff] [blame] | 237 | if (ns_scr_el3 & SCR_RW_BIT) { |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 238 | |
| 239 | /* |
| 240 | * Check whether a Thumb entry point has been provided for an |
| 241 | * aarch64 EL |
| 242 | */ |
| 243 | if (entrypoint & 0x1) |
| 244 | return PSCI_E_INVALID_PARAMS; |
| 245 | |
Andrew Thoelke | 4e12607 | 2014-06-04 21:10:52 +0100 | [diff] [blame] | 246 | mode = ns_scr_el3 & SCR_HCE_BIT ? MODE_EL2 : MODE_EL1; |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 247 | |
Andrew Thoelke | 4e12607 | 2014-06-04 21:10:52 +0100 | [diff] [blame] | 248 | ep.spsr = SPSR_64(mode, MODE_SP_ELX, DISABLE_ALL_EXCEPTIONS); |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 249 | } else { |
| 250 | |
Andrew Thoelke | 4e12607 | 2014-06-04 21:10:52 +0100 | [diff] [blame] | 251 | mode = ns_scr_el3 & SCR_HCE_BIT ? MODE32_hyp : MODE32_svc; |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 252 | |
| 253 | /* |
| 254 | * TODO: Choose async. exception bits if HYP mode is not |
| 255 | * implemented according to the values of SCR.{AW, FW} bits |
| 256 | */ |
Vikram Kanigiri | 9851e42 | 2014-05-13 14:42:08 +0100 | [diff] [blame] | 257 | daif = DAIF_ABT_BIT | DAIF_IRQ_BIT | DAIF_FIQ_BIT; |
| 258 | |
Andrew Thoelke | 4e12607 | 2014-06-04 21:10:52 +0100 | [diff] [blame] | 259 | ep.spsr = SPSR_MODE32(mode, entrypoint & 0x1, ee, daif); |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 260 | } |
| 261 | |
Andrew Thoelke | 4e12607 | 2014-06-04 21:10:52 +0100 | [diff] [blame] | 262 | /* initialise an entrypoint to set up the CPU context */ |
| 263 | cm_init_context(mpidr, &ep); |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 264 | |
Andrew Thoelke | 4e12607 | 2014-06-04 21:10:52 +0100 | [diff] [blame] | 265 | return PSCI_E_SUCCESS; |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 266 | } |
| 267 | |
| 268 | /******************************************************************************* |
Achin Gupta | 75f7367 | 2013-12-05 16:33:10 +0000 | [diff] [blame] | 269 | * This function takes a pointer to an affinity node in the topology tree and |
| 270 | * returns its state. State of a non-leaf node needs to be calculated. |
| 271 | ******************************************************************************/ |
Dan Handley | e2712bc | 2014-04-10 15:37:22 +0100 | [diff] [blame] | 272 | unsigned short psci_get_state(aff_map_node_t *node) |
Achin Gupta | 75f7367 | 2013-12-05 16:33:10 +0000 | [diff] [blame] | 273 | { |
| 274 | assert(node->level >= MPIDR_AFFLVL0 && node->level <= MPIDR_MAX_AFFLVL); |
| 275 | |
| 276 | /* A cpu node just contains the state which can be directly returned */ |
| 277 | if (node->level == MPIDR_AFFLVL0) |
| 278 | return (node->state >> PSCI_STATE_SHIFT) & PSCI_STATE_MASK; |
| 279 | |
| 280 | /* |
| 281 | * For an affinity level higher than a cpu, the state has to be |
| 282 | * calculated. It depends upon the value of the reference count |
| 283 | * which is managed by each node at the next lower affinity level |
| 284 | * e.g. for a cluster, each cpu increments/decrements the reference |
| 285 | * count. If the reference count is 0 then the affinity level is |
| 286 | * OFF else ON. |
| 287 | */ |
| 288 | if (node->ref_count) |
| 289 | return PSCI_STATE_ON; |
| 290 | else |
| 291 | return PSCI_STATE_OFF; |
| 292 | } |
| 293 | |
| 294 | /******************************************************************************* |
| 295 | * This function takes a pointer to an affinity node in the topology tree and |
| 296 | * a target state. State of a non-leaf node needs to be converted to a reference |
| 297 | * count. State of a leaf node can be set directly. |
| 298 | ******************************************************************************/ |
Dan Handley | e2712bc | 2014-04-10 15:37:22 +0100 | [diff] [blame] | 299 | void psci_set_state(aff_map_node_t *node, unsigned short state) |
Achin Gupta | 75f7367 | 2013-12-05 16:33:10 +0000 | [diff] [blame] | 300 | { |
| 301 | assert(node->level >= MPIDR_AFFLVL0 && node->level <= MPIDR_MAX_AFFLVL); |
| 302 | |
| 303 | /* |
| 304 | * For an affinity level higher than a cpu, the state is used |
| 305 | * to decide whether the reference count is incremented or |
| 306 | * decremented. Entry into the ON_PENDING state does not have |
| 307 | * effect. |
| 308 | */ |
| 309 | if (node->level > MPIDR_AFFLVL0) { |
| 310 | switch (state) { |
| 311 | case PSCI_STATE_ON: |
| 312 | node->ref_count++; |
| 313 | break; |
| 314 | case PSCI_STATE_OFF: |
| 315 | case PSCI_STATE_SUSPEND: |
| 316 | node->ref_count--; |
| 317 | break; |
| 318 | case PSCI_STATE_ON_PENDING: |
| 319 | /* |
| 320 | * An affinity level higher than a cpu will not undergo |
| 321 | * a state change when it is about to be turned on |
| 322 | */ |
| 323 | return; |
| 324 | default: |
| 325 | assert(0); |
| 326 | } |
| 327 | } else { |
| 328 | node->state &= ~(PSCI_STATE_MASK << PSCI_STATE_SHIFT); |
| 329 | node->state |= (state & PSCI_STATE_MASK) << PSCI_STATE_SHIFT; |
| 330 | } |
| 331 | } |
| 332 | |
| 333 | /******************************************************************************* |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 334 | * An affinity level could be on, on_pending, suspended or off. These are the |
Achin Gupta | 3140a9e | 2013-12-02 16:23:12 +0000 | [diff] [blame] | 335 | * logical states it can be in. Physically either it is off or on. When it is in |
| 336 | * the state on_pending then it is about to be turned on. It is not possible to |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 337 | * tell whether that's actually happenned or not. So we err on the side of |
| 338 | * caution & treat the affinity level as being turned off. |
| 339 | ******************************************************************************/ |
Dan Handley | e2712bc | 2014-04-10 15:37:22 +0100 | [diff] [blame] | 340 | unsigned short psci_get_phys_state(aff_map_node_t *node) |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 341 | { |
Achin Gupta | 75f7367 | 2013-12-05 16:33:10 +0000 | [diff] [blame] | 342 | unsigned int state; |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 343 | |
Achin Gupta | 75f7367 | 2013-12-05 16:33:10 +0000 | [diff] [blame] | 344 | state = psci_get_state(node); |
| 345 | return get_phys_state(state); |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 346 | } |
| 347 | |
| 348 | /******************************************************************************* |
Achin Gupta | 0959db5 | 2013-12-02 17:33:04 +0000 | [diff] [blame] | 349 | * This function takes an array of pointers to affinity instance nodes in the |
| 350 | * topology tree and calls the physical power on handler for the corresponding |
| 351 | * affinity levels |
| 352 | ******************************************************************************/ |
Dan Handley | e2712bc | 2014-04-10 15:37:22 +0100 | [diff] [blame] | 353 | static int psci_call_power_on_handlers(mpidr_aff_map_nodes_t mpidr_nodes, |
Achin Gupta | 0959db5 | 2013-12-02 17:33:04 +0000 | [diff] [blame] | 354 | int start_afflvl, |
| 355 | int end_afflvl, |
Dan Handley | e2712bc | 2014-04-10 15:37:22 +0100 | [diff] [blame] | 356 | afflvl_power_on_finisher_t *pon_handlers, |
Achin Gupta | 0959db5 | 2013-12-02 17:33:04 +0000 | [diff] [blame] | 357 | unsigned long mpidr) |
| 358 | { |
| 359 | int rc = PSCI_E_INVALID_PARAMS, level; |
Dan Handley | e2712bc | 2014-04-10 15:37:22 +0100 | [diff] [blame] | 360 | aff_map_node_t *node; |
Achin Gupta | 0959db5 | 2013-12-02 17:33:04 +0000 | [diff] [blame] | 361 | |
| 362 | for (level = end_afflvl; level >= start_afflvl; level--) { |
| 363 | node = mpidr_nodes[level]; |
| 364 | if (node == NULL) |
| 365 | continue; |
| 366 | |
| 367 | /* |
| 368 | * If we run into any trouble while powering up an |
| 369 | * affinity instance, then there is no recovery path |
| 370 | * so simply return an error and let the caller take |
| 371 | * care of the situation. |
| 372 | */ |
| 373 | rc = pon_handlers[level](mpidr, node); |
| 374 | if (rc != PSCI_E_SUCCESS) |
| 375 | break; |
| 376 | } |
| 377 | |
| 378 | return rc; |
| 379 | } |
| 380 | |
| 381 | /******************************************************************************* |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 382 | * Generic handler which is called when a cpu is physically powered on. It |
Achin Gupta | 0959db5 | 2013-12-02 17:33:04 +0000 | [diff] [blame] | 383 | * traverses through all the affinity levels performing generic, architectural, |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 384 | * platform setup and state management e.g. for a cluster that's been powered |
| 385 | * on, it will call the platform specific code which will enable coherency at |
| 386 | * the interconnect level. For a cpu it could mean turning on the MMU etc. |
| 387 | * |
Achin Gupta | 0959db5 | 2013-12-02 17:33:04 +0000 | [diff] [blame] | 388 | * The state of all the relevant affinity levels is changed after calling the |
| 389 | * affinity level specific handlers as their actions would depend upon the state |
| 390 | * the affinity level is exiting from. |
| 391 | * |
| 392 | * The affinity level specific handlers are called in descending order i.e. from |
| 393 | * the highest to the lowest affinity level implemented by the platform because |
| 394 | * to turn on affinity level X it is neccesary to turn on affinity level X + 1 |
| 395 | * first. |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 396 | * |
| 397 | * CAUTION: This function is called with coherent stacks so that coherency and |
| 398 | * the mmu can be turned on safely. |
| 399 | ******************************************************************************/ |
Achin Gupta | 0959db5 | 2013-12-02 17:33:04 +0000 | [diff] [blame] | 400 | void psci_afflvl_power_on_finish(unsigned long mpidr, |
| 401 | int start_afflvl, |
| 402 | int end_afflvl, |
Dan Handley | e2712bc | 2014-04-10 15:37:22 +0100 | [diff] [blame] | 403 | afflvl_power_on_finisher_t *pon_handlers) |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 404 | { |
Dan Handley | e2712bc | 2014-04-10 15:37:22 +0100 | [diff] [blame] | 405 | mpidr_aff_map_nodes_t mpidr_nodes; |
Achin Gupta | 0959db5 | 2013-12-02 17:33:04 +0000 | [diff] [blame] | 406 | int rc; |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 407 | |
Jeenu Viswambharan | caa8493 | 2014-02-06 10:36:15 +0000 | [diff] [blame] | 408 | mpidr &= MPIDR_AFFINITY_MASK; |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 409 | |
| 410 | /* |
Achin Gupta | 0959db5 | 2013-12-02 17:33:04 +0000 | [diff] [blame] | 411 | * Collect the pointers to the nodes in the topology tree for |
| 412 | * each affinity instance in the mpidr. If this function does |
| 413 | * not return successfully then either the mpidr or the affinity |
| 414 | * levels are incorrect. Either case is an irrecoverable error. |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 415 | */ |
Achin Gupta | 0959db5 | 2013-12-02 17:33:04 +0000 | [diff] [blame] | 416 | rc = psci_get_aff_map_nodes(mpidr, |
| 417 | start_afflvl, |
| 418 | end_afflvl, |
| 419 | mpidr_nodes); |
James Morrissey | 40a6f64 | 2014-02-10 14:24:36 +0000 | [diff] [blame] | 420 | if (rc != PSCI_E_SUCCESS) |
| 421 | panic(); |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 422 | |
| 423 | /* |
Achin Gupta | 0959db5 | 2013-12-02 17:33:04 +0000 | [diff] [blame] | 424 | * This function acquires the lock corresponding to each affinity |
| 425 | * level so that by the time all locks are taken, the system topology |
| 426 | * is snapshot and state management can be done safely. |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 427 | */ |
Achin Gupta | 0959db5 | 2013-12-02 17:33:04 +0000 | [diff] [blame] | 428 | psci_acquire_afflvl_locks(mpidr, |
| 429 | start_afflvl, |
| 430 | end_afflvl, |
| 431 | mpidr_nodes); |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 432 | |
| 433 | /* Perform generic, architecture and platform specific handling */ |
Achin Gupta | 0959db5 | 2013-12-02 17:33:04 +0000 | [diff] [blame] | 434 | rc = psci_call_power_on_handlers(mpidr_nodes, |
| 435 | start_afflvl, |
| 436 | end_afflvl, |
| 437 | pon_handlers, |
| 438 | mpidr); |
James Morrissey | 40a6f64 | 2014-02-10 14:24:36 +0000 | [diff] [blame] | 439 | if (rc != PSCI_E_SUCCESS) |
| 440 | panic(); |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 441 | |
| 442 | /* |
Achin Gupta | 0959db5 | 2013-12-02 17:33:04 +0000 | [diff] [blame] | 443 | * This loop releases the lock corresponding to each affinity level |
| 444 | * in the reverse order to which they were acquired. |
| 445 | */ |
| 446 | psci_release_afflvl_locks(mpidr, |
| 447 | start_afflvl, |
| 448 | end_afflvl, |
| 449 | mpidr_nodes); |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 450 | } |
Jeenu Viswambharan | 7f36660 | 2014-02-20 17:11:00 +0000 | [diff] [blame] | 451 | |
| 452 | /******************************************************************************* |
| 453 | * This function initializes the set of hooks that PSCI invokes as part of power |
| 454 | * management operation. The power management hooks are expected to be provided |
| 455 | * by the SPD, after it finishes all its initialization |
| 456 | ******************************************************************************/ |
Dan Handley | e2712bc | 2014-04-10 15:37:22 +0100 | [diff] [blame] | 457 | void psci_register_spd_pm_hook(const spd_pm_ops_t *pm) |
Jeenu Viswambharan | 7f36660 | 2014-02-20 17:11:00 +0000 | [diff] [blame] | 458 | { |
| 459 | psci_spd_pm = pm; |
| 460 | } |