blob: f9f46aa428889cd3f76fc444cdc3400399502827 [file] [log] [blame]
Nicolas Le Bayon8ce825f2021-05-18 10:01:30 +02001/*
Nicolas Le Bayon93763f52022-03-08 17:09:59 +01002 * Copyright (c) 2022-2024, STMicroelectronics - All Rights Reserved
Nicolas Le Bayon8ce825f2021-05-18 10:01:30 +02003 *
4 * SPDX-License-Identifier: GPL-2.0+ OR BSD-3-Clause
5 */
6
7#ifndef STM32MP_DDRCTRL_REGS_H
8#define STM32MP_DDRCTRL_REGS_H
9
10#include <cdefs.h>
11#include <stdint.h>
12
13#include <lib/utils_def.h>
14
15/* DDR Controller (DDRCTRL) registers */
16struct stm32mp_ddrctl {
17 uint32_t mstr ; /* 0x0 Master */
18 uint32_t stat; /* 0x4 Operating Mode Status */
19 uint8_t reserved008[0x10 - 0x8];
20 uint32_t mrctrl0; /* 0x10 Control 0 */
21 uint32_t mrctrl1; /* 0x14 Control 1 */
22 uint32_t mrstat; /* 0x18 Status */
23 uint32_t mrctrl2; /* 0x1c Control 2 */
24 uint32_t derateen; /* 0x20 Temperature Derate Enable */
25 uint32_t derateint; /* 0x24 Temperature Derate Interval */
26 uint32_t reserved028;
27 uint32_t deratectl; /* 0x2c Temperature Derate Control */
28 uint32_t pwrctl; /* 0x30 Low Power Control */
29 uint32_t pwrtmg; /* 0x34 Low Power Timing */
30 uint32_t hwlpctl; /* 0x38 Hardware Low Power Control */
31 uint8_t reserved03c[0x50 - 0x3c];
32 uint32_t rfshctl0; /* 0x50 Refresh Control 0 */
33 uint32_t rfshctl1; /* 0x54 Refresh Control 1 */
34 uint32_t reserved058; /* 0x58 Refresh Control 2 */
35 uint32_t reserved05C;
36 uint32_t rfshctl3; /* 0x60 Refresh Control 0 */
37 uint32_t rfshtmg; /* 0x64 Refresh Timing */
38 uint32_t rfshtmg1; /* 0x68 Refresh Timing 1 */
39 uint8_t reserved06c[0xc0 - 0x6c];
40 uint32_t crcparctl0; /* 0xc0 CRC Parity Control0 */
41 uint32_t crcparctl1; /* 0xc4 CRC Parity Control1 */
42 uint32_t reserved0c8; /* 0xc8 CRC Parity Control2 */
43 uint32_t crcparstat; /* 0xcc CRC Parity Status */
44 uint32_t init0; /* 0xd0 SDRAM Initialization 0 */
45 uint32_t init1; /* 0xd4 SDRAM Initialization 1 */
46 uint32_t init2; /* 0xd8 SDRAM Initialization 2 */
47 uint32_t init3; /* 0xdc SDRAM Initialization 3 */
48 uint32_t init4; /* 0xe0 SDRAM Initialization 4 */
49 uint32_t init5; /* 0xe4 SDRAM Initialization 5 */
50 uint32_t init6; /* 0xe8 SDRAM Initialization 6 */
51 uint32_t init7; /* 0xec SDRAM Initialization 7 */
52 uint32_t dimmctl; /* 0xf0 DIMM Control */
53 uint32_t rankctl; /* 0xf4 Rank Control */
Nicolas Le Bayon068d3412021-07-01 14:44:22 +020054 uint32_t rankctl1; /* 0xf8 Rank Control 1 */
55 uint8_t reserved0fc[0x100 - 0xfc];
Nicolas Le Bayon8ce825f2021-05-18 10:01:30 +020056 uint32_t dramtmg0; /* 0x100 SDRAM Timing 0 */
57 uint32_t dramtmg1; /* 0x104 SDRAM Timing 1 */
58 uint32_t dramtmg2; /* 0x108 SDRAM Timing 2 */
59 uint32_t dramtmg3; /* 0x10c SDRAM Timing 3 */
60 uint32_t dramtmg4; /* 0x110 SDRAM Timing 4 */
61 uint32_t dramtmg5; /* 0x114 SDRAM Timing 5 */
62 uint32_t dramtmg6; /* 0x118 SDRAM Timing 6 */
63 uint32_t dramtmg7; /* 0x11c SDRAM Timing 7 */
64 uint32_t dramtmg8; /* 0x120 SDRAM Timing 8 */
65 uint32_t dramtmg9; /* 0x124 SDRAM Timing 9 */
66 uint32_t dramtmg10; /* 0x128 SDRAM Timing 10 */
67 uint32_t dramtmg11; /* 0x12c SDRAM Timing 11 */
68 uint32_t dramtmg12; /* 0x130 SDRAM Timing 12 */
69 uint32_t dramtmg13; /* 0x134 SDRAM Timing 13 */
70 uint32_t dramtmg14; /* 0x138 SDRAM Timing 14 */
71 uint32_t dramtmg15; /* 0x13c SDRAM Timing 15 */
72 uint8_t reserved140[0x180 - 0x140];
73 uint32_t zqctl0; /* 0x180 ZQ Control 0 */
74 uint32_t zqctl1; /* 0x184 ZQ Control 1 */
75 uint32_t zqctl2; /* 0x188 ZQ Control 2 */
76 uint32_t zqstat; /* 0x18c ZQ Status */
77 uint32_t dfitmg0; /* 0x190 DFI Timing 0 */
78 uint32_t dfitmg1; /* 0x194 DFI Timing 1 */
79 uint32_t dfilpcfg0; /* 0x198 DFI Low Power Configuration 0 */
80 uint32_t dfilpcfg1; /* 0x19c DFI Low Power Configuration 1 */
81 uint32_t dfiupd0; /* 0x1a0 DFI Update 0 */
82 uint32_t dfiupd1; /* 0x1a4 DFI Update 1 */
83 uint32_t dfiupd2; /* 0x1a8 DFI Update 2 */
84 uint32_t reserved1ac;
85 uint32_t dfimisc; /* 0x1b0 DFI Miscellaneous Control */
86 uint32_t dfitmg2; /* 0x1b4 DFI Timing 2 */
87 uint32_t dfitmg3; /* 0x1b8 DFI Timing 3 */
88 uint32_t dfistat; /* 0x1bc DFI Status */
89 uint32_t dbictl; /* 0x1c0 DM/DBI Control */
90 uint32_t dfiphymstr; /* 0x1c4 DFI PHY Master interface */
91 uint8_t reserved1c8[0x200 - 0x1c8];
92 uint32_t addrmap0; /* 0x200 Address Map 0 */
93 uint32_t addrmap1; /* 0x204 Address Map 1 */
94 uint32_t addrmap2; /* 0x208 Address Map 2 */
95 uint32_t addrmap3; /* 0x20c Address Map 3 */
96 uint32_t addrmap4; /* 0x210 Address Map 4 */
97 uint32_t addrmap5; /* 0x214 Address Map 5 */
98 uint32_t addrmap6; /* 0x218 Address Map 6 */
99 uint32_t addrmap7; /* 0x21c Address Map 7 */
100 uint32_t addrmap8; /* 0x220 Address Map 8 */
101 uint32_t addrmap9; /* 0x224 Address Map 9 */
102 uint32_t addrmap10; /* 0x228 Address Map 10 */
103 uint32_t addrmap11; /* 0x22C Address Map 11 */
104 uint8_t reserved230[0x240 - 0x230];
105 uint32_t odtcfg; /* 0x240 ODT Configuration */
106 uint32_t odtmap; /* 0x244 ODT/Rank Map */
107 uint8_t reserved248[0x250 - 0x248];
108 uint32_t sched; /* 0x250 Scheduler Control */
109 uint32_t sched1; /* 0x254 Scheduler Control 1 */
110 uint32_t reserved258;
111 uint32_t perfhpr1; /* 0x25c High Priority Read CAM 1 */
112 uint32_t reserved260;
113 uint32_t perflpr1; /* 0x264 Low Priority Read CAM 1 */
114 uint32_t reserved268;
115 uint32_t perfwr1; /* 0x26c Write CAM 1 */
Nicolas Le Bayon068d3412021-07-01 14:44:22 +0200116 uint32_t sched3; /* 0x270 Scheduler Control 3 */
117 uint32_t sched4; /* 0x274 Scheduler Control 4 */
118 uint8_t reserved278[0x300 - 0x278];
Nicolas Le Bayon8ce825f2021-05-18 10:01:30 +0200119 uint32_t dbg0; /* 0x300 Debug 0 */
120 uint32_t dbg1; /* 0x304 Debug 1 */
121 uint32_t dbgcam; /* 0x308 CAM Debug */
122 uint32_t dbgcmd; /* 0x30c Command Debug */
123 uint32_t dbgstat; /* 0x310 Status Debug */
124 uint8_t reserved314[0x320 - 0x314];
125 uint32_t swctl; /* 0x320 Software Programming Control Enable */
126 uint32_t swstat; /* 0x324 Software Programming Control Status */
Nicolas Le Bayon068d3412021-07-01 14:44:22 +0200127 uint32_t swctlstatic; /* 0x328 Statics Write Enable */
128 uint8_t reserved32c[0x36c - 0x32c];
Nicolas Le Bayon8ce825f2021-05-18 10:01:30 +0200129 uint32_t poisoncfg; /* 0x36c AXI Poison Configuration Register */
130 uint32_t poisonstat; /* 0x370 AXI Poison Status Register */
131 uint8_t reserved374[0x3f0 - 0x374];
132 uint32_t deratestat; /* 0x3f0 Temperature Derate Status */
133 uint8_t reserved3f4[0x3fc - 0x3f4];
134
135 /* Multi Port registers */
136 uint32_t pstat; /* 0x3fc Port Status */
137 uint32_t pccfg; /* 0x400 Port Common Configuration */
138
139 /* PORT 0 */
140 uint32_t pcfgr_0; /* 0x404 Configuration Read */
141 uint32_t pcfgw_0; /* 0x408 Configuration Write */
142 uint8_t reserved40c[0x490 - 0x40c];
143 uint32_t pctrl_0; /* 0x490 Port Control Register */
144 uint32_t pcfgqos0_0; /* 0x494 Read QoS Configuration 0 */
145 uint32_t pcfgqos1_0; /* 0x498 Read QoS Configuration 1 */
146 uint32_t pcfgwqos0_0; /* 0x49c Write QoS Configuration 0 */
147 uint32_t pcfgwqos1_0; /* 0x4a0 Write QoS Configuration 1 */
148 uint8_t reserved4a4[0x4b4 - 0x4a4];
149
150#if STM32MP_DDR_DUAL_AXI_PORT
151 /* PORT 1 */
152 uint32_t pcfgr_1; /* 0x4b4 Configuration Read */
153 uint32_t pcfgw_1; /* 0x4b8 Configuration Write */
154 uint8_t reserved4bc[0x540 - 0x4bc];
155 uint32_t pctrl_1; /* 0x540 Port 2 Control Register */
156 uint32_t pcfgqos0_1; /* 0x544 Read QoS Configuration 0 */
157 uint32_t pcfgqos1_1; /* 0x548 Read QoS Configuration 1 */
158 uint32_t pcfgwqos0_1; /* 0x54c Write QoS Configuration 0 */
159 uint32_t pcfgwqos1_1; /* 0x550 Write QoS Configuration 1 */
Nicolas Le Bayon068d3412021-07-01 14:44:22 +0200160#endif /* STM32MP_DDR_DUAL_AXI_PORT */
Nicolas Le Bayon8ce825f2021-05-18 10:01:30 +0200161
162 uint8_t reserved554[0xff0 - 0x554];
163 uint32_t umctl2_ver_number; /* 0xff0 UMCTL2 Version Number */
164} __packed;
165
166/* DDR Controller registers offsets */
167#define DDRCTRL_MSTR 0x000
168#define DDRCTRL_STAT 0x004
169#define DDRCTRL_MRCTRL0 0x010
170#define DDRCTRL_MRSTAT 0x018
171#define DDRCTRL_PWRCTL 0x030
172#define DDRCTRL_PWRTMG 0x034
173#define DDRCTRL_HWLPCTL 0x038
174#define DDRCTRL_RFSHCTL3 0x060
175#define DDRCTRL_RFSHTMG 0x064
176#define DDRCTRL_INIT0 0x0D0
Nicolas Le Bayon068d3412021-07-01 14:44:22 +0200177#define DDRCTRL_DFILPCFG0 0x198
Nicolas Le Bayon8ce825f2021-05-18 10:01:30 +0200178#define DDRCTRL_DFIMISC 0x1B0
179#define DDRCTRL_DBG1 0x304
180#define DDRCTRL_DBGCAM 0x308
181#define DDRCTRL_DBGCMD 0x30C
182#define DDRCTRL_DBGSTAT 0x310
183#define DDRCTRL_SWCTL 0x320
184#define DDRCTRL_SWSTAT 0x324
185#define DDRCTRL_PSTAT 0x3FC
186#define DDRCTRL_PCTRL_0 0x490
187#if STM32MP_DDR_DUAL_AXI_PORT
188#define DDRCTRL_PCTRL_1 0x540
Nicolas Le Bayon068d3412021-07-01 14:44:22 +0200189#endif /* STM32MP_DDR_DUAL_AXI_PORT */
Nicolas Le Bayon8ce825f2021-05-18 10:01:30 +0200190
191/* DDR Controller Register fields */
192#define DDRCTRL_MSTR_DDR3 BIT(0)
193#define DDRCTRL_MSTR_LPDDR2 BIT(2)
194#define DDRCTRL_MSTR_LPDDR3 BIT(3)
195#define DDRCTRL_MSTR_DDR4 BIT(4)
196#define DDRCTRL_MSTR_LPDDR4 BIT(5)
197#define DDRCTRL_MSTR_DATA_BUS_WIDTH_MASK GENMASK(13, 12)
198#define DDRCTRL_MSTR_DATA_BUS_WIDTH_FULL 0
199#define DDRCTRL_MSTR_DATA_BUS_WIDTH_HALF BIT(12)
200#define DDRCTRL_MSTR_DATA_BUS_WIDTH_QUARTER BIT(13)
201#define DDRCTRL_MSTR_DLL_OFF_MODE BIT(15)
202
203#define DDRCTRL_STAT_OPERATING_MODE_MASK GENMASK(2, 0)
204#define DDRCTRL_STAT_OPERATING_MODE_NORMAL BIT(0)
205#define DDRCTRL_STAT_OPERATING_MODE_SR (BIT(0) | BIT(1))
206#define DDRCTRL_STAT_SELFREF_TYPE_MASK GENMASK(5, 4)
207#define DDRCTRL_STAT_SELFREF_TYPE_ASR (BIT(4) | BIT(5))
208#define DDRCTRL_STAT_SELFREF_TYPE_SR BIT(5)
Nicolas Le Bayon068d3412021-07-01 14:44:22 +0200209#define DDRCTRL_STAT_SELFREF_STATE_MASK GENMASK(9, 8)
210#define DDRCTRL_STAT_SELFREF_STATE_SRPD BIT(9)
Nicolas Le Bayon8ce825f2021-05-18 10:01:30 +0200211
212#define DDRCTRL_MRCTRL0_MR_TYPE_WRITE U(0)
213/* Only one rank supported */
214#define DDRCTRL_MRCTRL0_MR_RANK_SHIFT 4
215#define DDRCTRL_MRCTRL0_MR_RANK_ALL \
216 BIT(DDRCTRL_MRCTRL0_MR_RANK_SHIFT)
217#define DDRCTRL_MRCTRL0_MR_ADDR_SHIFT 12
218#define DDRCTRL_MRCTRL0_MR_ADDR_MASK GENMASK(15, 12)
219#define DDRCTRL_MRCTRL0_MR_WR BIT(31)
220
221#define DDRCTRL_MRSTAT_MR_WR_BUSY BIT(0)
222
223#define DDRCTRL_PWRCTL_SELFREF_EN BIT(0)
224#define DDRCTRL_PWRCTL_POWERDOWN_EN BIT(1)
225#define DDRCTRL_PWRCTL_EN_DFI_DRAM_CLK_DISABLE BIT(3)
226#define DDRCTRL_PWRCTL_SELFREF_SW BIT(5)
Nicolas Le Bayon068d3412021-07-01 14:44:22 +0200227#define DDRCTRL_PWRCTL_STAY_IN_SELFREF BIT(6)
Nicolas Le Bayon8ce825f2021-05-18 10:01:30 +0200228
229#define DDRCTRL_PWRTMG_SELFREF_TO_X32_MASK GENMASK(23, 16)
230#define DDRCTRL_PWRTMG_SELFREF_TO_X32_0 BIT(16)
231
232#define DDRCTRL_RFSHCTL3_DIS_AUTO_REFRESH BIT(0)
233#define DDRCTRL_RFSHCTL3_REFRESH_UPDATE_LEVEL BIT(1)
234
235#define DDRCTRL_HWLPCTL_HW_LP_EN BIT(0)
Nicolas Le Bayon068d3412021-07-01 14:44:22 +0200236#define DDRCTRL_HWLPCTL_HW_LP_EXIT_IDLE_EN BIT(1)
237#define DDRCTRL_HWLPCTL_HW_LP_IDLE_X32_MASK GENMASK(27, 16)
238#define DDRCTRL_HWLPCTL_HW_LP_IDLE_X32_SHIFT 16
Nicolas Le Bayon8ce825f2021-05-18 10:01:30 +0200239
240#define DDRCTRL_RFSHTMG_T_RFC_NOM_X1_X32_MASK GENMASK(27, 16)
241#define DDRCTRL_RFSHTMG_T_RFC_NOM_X1_X32_SHIFT 16
242
243#define DDRCTRL_INIT0_SKIP_DRAM_INIT_MASK GENMASK(31, 30)
244#define DDRCTRL_INIT0_SKIP_DRAM_INIT_NORMAL BIT(30)
245
Nicolas Le Bayon068d3412021-07-01 14:44:22 +0200246#define DDRCTRL_DFILPCFG0_DFI_LP_EN_SR BIT(8)
247
Nicolas Le Bayon8ce825f2021-05-18 10:01:30 +0200248#define DDRCTRL_DFIMISC_DFI_INIT_COMPLETE_EN BIT(0)
249#define DDRCTRL_DFIMISC_DFI_INIT_START BIT(5)
Nicolas Le Bayon068d3412021-07-01 14:44:22 +0200250#define DDRCTRL_DFIMISC_DFI_FREQUENCY GENMASK(12, 8)
Nicolas Le Bayon8ce825f2021-05-18 10:01:30 +0200251
252#define DDRCTRL_DFISTAT_DFI_INIT_COMPLETE BIT(0)
Nicolas Le Bayon068d3412021-07-01 14:44:22 +0200253#define DDRCTRL_DFISTAT_DFI_LP_ACK BIT(1)
Nicolas Le Bayon8ce825f2021-05-18 10:01:30 +0200254
Nicolas Le Bayon068d3412021-07-01 14:44:22 +0200255#define DDRCTRL_DBG1_DIS_DQ BIT(0)
Nicolas Le Bayon8ce825f2021-05-18 10:01:30 +0200256#define DDRCTRL_DBG1_DIS_HIF BIT(1)
257
258#define DDRCTRL_DBGCAM_WR_DATA_PIPELINE_EMPTY BIT(29)
259#define DDRCTRL_DBGCAM_RD_DATA_PIPELINE_EMPTY BIT(28)
260#define DDRCTRL_DBGCAM_DBG_WR_Q_EMPTY BIT(26)
Nicolas Le Bayon93763f52022-03-08 17:09:59 +0100261#define DDRCTRL_DBGCAM_DBG_RD_Q_EMPTY BIT(25)
Nicolas Le Bayon8ce825f2021-05-18 10:01:30 +0200262#define DDRCTRL_DBGCAM_DBG_LPR_Q_DEPTH GENMASK(12, 8)
263#define DDRCTRL_DBGCAM_DBG_HPR_Q_DEPTH GENMASK(4, 0)
264#define DDRCTRL_DBGCAM_DATA_PIPELINE_EMPTY \
265 (DDRCTRL_DBGCAM_WR_DATA_PIPELINE_EMPTY | \
266 DDRCTRL_DBGCAM_RD_DATA_PIPELINE_EMPTY)
Nicolas Le Bayon93763f52022-03-08 17:09:59 +0100267#define DDRCTRL_DBG_Q_AND_DATA_PIPELINE_EMPTY \
268 (DDRCTRL_DBGCAM_DBG_WR_Q_EMPTY | \
269 DDRCTRL_DBGCAM_DBG_RD_Q_EMPTY | \
270 DDRCTRL_DBGCAM_DATA_PIPELINE_EMPTY)
Nicolas Le Bayon8ce825f2021-05-18 10:01:30 +0200271#define DDRCTRL_DBGCAM_DBG_Q_DEPTH \
272 (DDRCTRL_DBGCAM_DBG_WR_Q_EMPTY | \
273 DDRCTRL_DBGCAM_DBG_LPR_Q_DEPTH | \
274 DDRCTRL_DBGCAM_DBG_HPR_Q_DEPTH)
275
276#define DDRCTRL_DBGCMD_RANK0_REFRESH BIT(0)
277
278#define DDRCTRL_DBGSTAT_RANK0_REFRESH_BUSY BIT(0)
279
280#define DDRCTRL_SWCTL_SW_DONE BIT(0)
281
282#define DDRCTRL_SWSTAT_SW_DONE_ACK BIT(0)
283
284#define DDRCTRL_PCTRL_N_PORT_EN BIT(0)
285
286#endif /* STM32MP_DDRCTRL_REGS_H */