Antonio Nino Diaz | 7289f92 | 2017-11-09 11:34:09 +0000 | [diff] [blame] | 1 | /* |
Antonio Nino Diaz | cbccdbf | 2019-01-21 11:53:29 +0000 | [diff] [blame] | 2 | * Copyright (c) 2017-2019, ARM Limited and Contributors. All rights reserved. |
Antonio Nino Diaz | 7289f92 | 2017-11-09 11:34:09 +0000 | [diff] [blame] | 3 | * |
| 4 | * SPDX-License-Identifier: BSD-3-Clause |
| 5 | */ |
Antonio Nino Diaz | 5eb8837 | 2018-11-08 10:20:19 +0000 | [diff] [blame] | 6 | #ifndef ARM_SPM_DEF_H |
| 7 | #define ARM_SPM_DEF_H |
Antonio Nino Diaz | 7289f92 | 2017-11-09 11:34:09 +0000 | [diff] [blame] | 8 | |
Antonio Nino Diaz | e0f9063 | 2018-12-14 00:18:21 +0000 | [diff] [blame] | 9 | #include <lib/utils_def.h> |
| 10 | #include <lib/xlat_tables/xlat_tables_defs.h> |
| 11 | |
Antonio Nino Diaz | 7289f92 | 2017-11-09 11:34:09 +0000 | [diff] [blame] | 12 | /* |
| 13 | * If BL31 is placed in DRAM, place the Secure Partition in DRAM right after the |
| 14 | * region used by BL31. If BL31 it is placed in SRAM, put the Secure Partition |
| 15 | * at the base of DRAM. |
| 16 | */ |
| 17 | #define ARM_SP_IMAGE_BASE BL32_BASE |
| 18 | #define ARM_SP_IMAGE_LIMIT BL32_LIMIT |
| 19 | /* The maximum size of the S-EL0 payload can be 3MB */ |
| 20 | #define ARM_SP_IMAGE_SIZE ULL(0x300000) |
| 21 | |
| 22 | #ifdef IMAGE_BL2 |
| 23 | /* SPM Payload memory. Mapped as RW in BL2. */ |
| 24 | #define ARM_SP_IMAGE_MMAP MAP_REGION_FLAT( \ |
| 25 | ARM_SP_IMAGE_BASE, \ |
| 26 | ARM_SP_IMAGE_SIZE, \ |
| 27 | MT_MEMORY | MT_RW | MT_SECURE) |
| 28 | #endif |
Antonio Nino Diaz | fe7b2be | 2018-10-30 11:54:20 +0000 | [diff] [blame] | 29 | |
Antonio Nino Diaz | 7289f92 | 2017-11-09 11:34:09 +0000 | [diff] [blame] | 30 | #ifdef IMAGE_BL31 |
| 31 | /* SPM Payload memory. Mapped as code in S-EL1 */ |
| 32 | #define ARM_SP_IMAGE_MMAP MAP_REGION2( \ |
| 33 | ARM_SP_IMAGE_BASE, \ |
| 34 | ARM_SP_IMAGE_BASE, \ |
| 35 | ARM_SP_IMAGE_SIZE, \ |
| 36 | MT_CODE | MT_SECURE | MT_USER, \ |
| 37 | PAGE_SIZE) |
| 38 | #endif |
| 39 | |
| 40 | /* |
| 41 | * Memory shared between EL3 and S-EL0. It is used by EL3 to push data into |
| 42 | * S-EL0, so it is mapped with RW permission from EL3 and with RO permission |
| 43 | * from S-EL0. Placed after SPM Payload memory. |
| 44 | */ |
| 45 | #define PLAT_SPM_BUF_BASE (ARM_SP_IMAGE_BASE + ARM_SP_IMAGE_SIZE) |
| 46 | #define PLAT_SPM_BUF_SIZE ULL(0x100000) |
| 47 | |
| 48 | #define ARM_SPM_BUF_EL3_MMAP MAP_REGION_FLAT( \ |
| 49 | PLAT_SPM_BUF_BASE, \ |
| 50 | PLAT_SPM_BUF_SIZE, \ |
| 51 | MT_RW_DATA | MT_SECURE) |
| 52 | #define ARM_SPM_BUF_EL0_MMAP MAP_REGION2( \ |
| 53 | PLAT_SPM_BUF_BASE, \ |
| 54 | PLAT_SPM_BUF_BASE, \ |
| 55 | PLAT_SPM_BUF_SIZE, \ |
| 56 | MT_RO_DATA | MT_SECURE | MT_USER,\ |
| 57 | PAGE_SIZE) |
| 58 | |
| 59 | /* |
| 60 | * Memory shared between Normal world and S-EL0 for passing data during service |
| 61 | * requests. Mapped as RW and NS. Placed after the shared memory between EL3 and |
| 62 | * S-EL0. |
| 63 | */ |
Ard Biesheuvel | 8b034fc | 2018-12-29 19:43:21 +0100 | [diff] [blame] | 64 | #define PLAT_SP_IMAGE_NS_BUF_BASE (PLAT_SPM_BUF_BASE + PLAT_SPM_BUF_SIZE) |
| 65 | #define PLAT_SP_IMAGE_NS_BUF_SIZE ULL(0x10000) |
Antonio Nino Diaz | 7289f92 | 2017-11-09 11:34:09 +0000 | [diff] [blame] | 66 | #define ARM_SP_IMAGE_NS_BUF_MMAP MAP_REGION2( \ |
Ard Biesheuvel | 8b034fc | 2018-12-29 19:43:21 +0100 | [diff] [blame] | 67 | PLAT_SP_IMAGE_NS_BUF_BASE, \ |
| 68 | PLAT_SP_IMAGE_NS_BUF_BASE, \ |
| 69 | PLAT_SP_IMAGE_NS_BUF_SIZE, \ |
Antonio Nino Diaz | 7289f92 | 2017-11-09 11:34:09 +0000 | [diff] [blame] | 70 | MT_RW_DATA | MT_NS | MT_USER, \ |
| 71 | PAGE_SIZE) |
| 72 | |
| 73 | /* |
| 74 | * RW memory, which uses the remaining Trusted DRAM. Placed after the memory |
Sughosh Ganu | 5f21294 | 2018-05-16 15:35:25 +0530 | [diff] [blame] | 75 | * shared between Secure and Non-secure worlds, or after the platform specific |
| 76 | * buffers, if defined. First there is the stack memory for all CPUs and then |
| 77 | * there is the common heap memory. Both are mapped with RW permissions. |
Antonio Nino Diaz | 7289f92 | 2017-11-09 11:34:09 +0000 | [diff] [blame] | 78 | */ |
Sughosh Ganu | 5f21294 | 2018-05-16 15:35:25 +0530 | [diff] [blame] | 79 | #define PLAT_SP_IMAGE_STACK_BASE PLAT_ARM_SP_IMAGE_STACK_BASE |
Antonio Nino Diaz | 7289f92 | 2017-11-09 11:34:09 +0000 | [diff] [blame] | 80 | #define PLAT_SP_IMAGE_STACK_PCPU_SIZE ULL(0x2000) |
| 81 | #define ARM_SP_IMAGE_STACK_TOTAL_SIZE (PLATFORM_CORE_COUNT * \ |
| 82 | PLAT_SP_IMAGE_STACK_PCPU_SIZE) |
| 83 | |
| 84 | #define ARM_SP_IMAGE_HEAP_BASE (PLAT_SP_IMAGE_STACK_BASE + \ |
| 85 | ARM_SP_IMAGE_STACK_TOTAL_SIZE) |
| 86 | #define ARM_SP_IMAGE_HEAP_SIZE (ARM_SP_IMAGE_LIMIT - ARM_SP_IMAGE_HEAP_BASE) |
| 87 | |
| 88 | #define ARM_SP_IMAGE_RW_MMAP MAP_REGION2( \ |
| 89 | PLAT_SP_IMAGE_STACK_BASE, \ |
| 90 | PLAT_SP_IMAGE_STACK_BASE, \ |
| 91 | (ARM_SP_IMAGE_LIMIT - \ |
| 92 | PLAT_SP_IMAGE_STACK_BASE), \ |
| 93 | MT_RW_DATA | MT_SECURE | MT_USER,\ |
| 94 | PAGE_SIZE) |
| 95 | |
| 96 | /* Total number of memory regions with distinct properties */ |
| 97 | #define ARM_SP_IMAGE_NUM_MEM_REGIONS 6 |
| 98 | |
Antonio Nino Diaz | 7289f92 | 2017-11-09 11:34:09 +0000 | [diff] [blame] | 99 | /* Cookies passed to the Secure Partition at boot. Not used by ARM platforms. */ |
| 100 | #define PLAT_SPM_COOKIE_0 ULL(0) |
| 101 | #define PLAT_SPM_COOKIE_1 ULL(0) |
| 102 | |
Antonio Nino Diaz | 5eb8837 | 2018-11-08 10:20:19 +0000 | [diff] [blame] | 103 | #endif /* ARM_SPM_DEF_H */ |