blob: eda2c60f1f50940724c32cff5f82a289eb02611b [file] [log] [blame]
Jorge Ramirez-Ortiz47503d22018-09-23 09:36:52 +02001/*
Marek Vasut6534b542019-06-14 02:23:04 +02002 * Copyright (c) 2018-2019, Renesas Electronics Corporation. All rights reserved.
Jorge Ramirez-Ortiz47503d22018-09-23 09:36:52 +02003 *
4 * SPDX-License-Identifier: BSD-3-Clause
5 */
6
7#include <stdint.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +00008
9#include <common/debug.h>
10
Jorge Ramirez-Ortiz47503d22018-09-23 09:36:52 +020011#include "../qos_common.h"
12#include "../qos_reg.h"
13#include "qos_init_e3_v10.h"
14
Marek Vasut48cc6932018-12-12 16:35:00 +010015#define RCAR_QOS_VERSION "rev.0.05"
Jorge Ramirez-Ortiz47503d22018-09-23 09:36:52 +020016
Jorge Ramirez-Ortiz47503d22018-09-23 09:36:52 +020017#define REF_ARS_ARBSTOPCYCLE_E3 (((SL_INIT_SSLOTCLK_E3) - 5U) << 16U)
18
19#if RCAR_QOS_TYPE == RCAR_QOS_TYPE_DEFAULT
20
21#if RCAR_REF_INT == RCAR_REF_DEFAULT
22#include "qos_init_e3_v10_mstat390.h"
23#else
24#include "qos_init_e3_v10_mstat780.h"
25#endif
26
27#endif
28
29static void dbsc_setting(void)
30{
31 /* Register write enable */
32 io_write_32(DBSC_DBSYSCNT0, 0x00001234U);
33
34 /* BUFCAM settings */
35 io_write_32(DBSC_DBCAM0CNF1, 0x00043218);
36 io_write_32(DBSC_DBCAM0CNF2, 0x000000F4);
37 io_write_32(DBSC_DBSCHCNT0, 0x000F0037);
38 io_write_32(DBSC_DBSCHSZ0, 0x00000001);
39 io_write_32(DBSC_DBSCHRW0, 0x22421111);
40
41 /* DDR3 */
42 io_write_32(DBSC_SCFCTST2, 0x012F1123);
43
44 /* QoS Settings */
45 io_write_32(DBSC_DBSCHQOS00, 0x00000F00);
46 io_write_32(DBSC_DBSCHQOS01, 0x00000B00);
47 io_write_32(DBSC_DBSCHQOS02, 0x00000000);
48 io_write_32(DBSC_DBSCHQOS03, 0x00000000);
49 io_write_32(DBSC_DBSCHQOS40, 0x00000300);
50 io_write_32(DBSC_DBSCHQOS41, 0x000002F0);
51 io_write_32(DBSC_DBSCHQOS42, 0x00000200);
52 io_write_32(DBSC_DBSCHQOS43, 0x00000100);
53 io_write_32(DBSC_DBSCHQOS90, 0x00000100);
54 io_write_32(DBSC_DBSCHQOS91, 0x000000F0);
55 io_write_32(DBSC_DBSCHQOS92, 0x000000A0);
56 io_write_32(DBSC_DBSCHQOS93, 0x00000040);
57 io_write_32(DBSC_DBSCHQOS130, 0x00000100);
58 io_write_32(DBSC_DBSCHQOS131, 0x000000F0);
59 io_write_32(DBSC_DBSCHQOS132, 0x000000A0);
60 io_write_32(DBSC_DBSCHQOS133, 0x00000040);
61 io_write_32(DBSC_DBSCHQOS140, 0x000000C0);
62 io_write_32(DBSC_DBSCHQOS141, 0x000000B0);
63 io_write_32(DBSC_DBSCHQOS142, 0x00000080);
64 io_write_32(DBSC_DBSCHQOS143, 0x00000040);
65 io_write_32(DBSC_DBSCHQOS150, 0x00000040);
66 io_write_32(DBSC_DBSCHQOS151, 0x00000030);
67 io_write_32(DBSC_DBSCHQOS152, 0x00000020);
68 io_write_32(DBSC_DBSCHQOS153, 0x00000010);
69
70 /* Register write protect */
71 io_write_32(DBSC_DBSYSCNT0, 0x00000000U);
72}
73
74void qos_init_e3_v10(void)
75{
76 dbsc_setting();
77
78 /* DRAM Split Address mapping */
79#if RCAR_DRAM_SPLIT == RCAR_DRAM_SPLIT_4CH
80#if RCAR_LSI == RCAR_E3
81#error "Don't set DRAM Split 4ch(E3)"
82#else
83 ERROR("DRAM Split 4ch not supported.(E3)");
84 panic();
85#endif
86#elif (RCAR_DRAM_SPLIT == RCAR_DRAM_SPLIT_2CH)
87#if RCAR_LSI == RCAR_E3
88#error "Don't set DRAM Split 2ch(E3)"
89#else
90 ERROR("DRAM Split 2ch not supported.(E3)");
91 panic();
92#endif
93#else
94 NOTICE("BL2: DRAM Split is OFF\n");
95#endif
96
97#if !(RCAR_QOS_TYPE == RCAR_QOS_NONE)
98#if RCAR_QOS_TYPE == RCAR_QOS_TYPE_DEFAULT
99 NOTICE("BL2: QoS is default setting(%s)\n", RCAR_QOS_VERSION);
100#endif
101
102#if RCAR_REF_INT == RCAR_REF_DEFAULT
103 NOTICE("BL2: DRAM refresh interval 3.9 usec\n");
104#else
105 NOTICE("BL2: DRAM refresh interval 7.8 usec\n");
106#endif
107
108 io_write_32(QOSCTRL_RAS, 0x00000020U);
109 io_write_64(QOSCTRL_DANN, 0x0404020002020201UL);
110 io_write_32(QOSCTRL_DANT, 0x00100804U);
111 io_write_32(QOSCTRL_FSS, 0x0000000AU);
112 io_write_32(QOSCTRL_INSFC, 0x06330001U);
113 io_write_32(QOSCTRL_EARLYR, 0x00000000U);
114 io_write_32(QOSCTRL_RACNT0, 0x00010003U);
115
116 io_write_32(QOSCTRL_SL_INIT,
117 SL_INIT_REFFSSLOT | SL_INIT_SLOTSSLOT |
118 SL_INIT_SSLOTCLK_E3);
119 io_write_32(QOSCTRL_REF_ARS, REF_ARS_ARBSTOPCYCLE_E3);
120
Marek Vasutd551d122019-06-14 01:04:07 +0200121 /* QOSBW SRAM setting */
122 uint32_t i;
Jorge Ramirez-Ortiz47503d22018-09-23 09:36:52 +0200123
Marek Vasutd551d122019-06-14 01:04:07 +0200124 for (i = 0U; i < ARRAY_SIZE(mstat_fix); i++) {
125 io_write_64(QOSBW_FIX_QOS_BANK0 + i * 8, mstat_fix[i]);
126 io_write_64(QOSBW_FIX_QOS_BANK1 + i * 8, mstat_fix[i]);
127 }
128 for (i = 0U; i < ARRAY_SIZE(mstat_be); i++) {
129 io_write_64(QOSBW_BE_QOS_BANK0 + i * 8, mstat_be[i]);
130 io_write_64(QOSBW_BE_QOS_BANK1 + i * 8, mstat_be[i]);
Jorge Ramirez-Ortiz47503d22018-09-23 09:36:52 +0200131 }
132
Jorge Ramirez-Ortiz47503d22018-09-23 09:36:52 +0200133 /* RT bus Leaf setting */
134 io_write_32(RT_ACT0, 0x00000000U);
135 io_write_32(RT_ACT1, 0x00000000U);
136
137 /* CCI bus Leaf setting */
138 io_write_32(CPU_ACT0, 0x00000003U);
139 io_write_32(CPU_ACT1, 0x00000003U);
140
141 io_write_32(QOSCTRL_RAEN, 0x00000001U);
142
143 io_write_32(QOSCTRL_STATQC, 0x00000001U);
144#else
145 NOTICE("BL2: QoS is None\n");
146
147 io_write_32(QOSCTRL_RAEN, 0x00000001U);
148#endif
149}