blob: 7daebcdd101dfae5d482afb38e9e2cc993bfcd66 [file] [log] [blame]
Varun Wadekarc1d2a282016-11-08 15:46:48 -08001/*
Paul Beesley1fbc97b2019-01-11 18:26:51 +00002 * Copyright (c) 2016-2019, ARM Limited and Contributors. All rights reserved.
Varun Wadekar88e51e42019-09-17 15:29:05 -07003 * Copyright (c) 2020, NVIDIA Corporation. All rights reserved.
Varun Wadekarc1d2a282016-11-08 15:46:48 -08004 *
dp-armfa3cf0b2017-05-03 09:38:09 +01005 * SPDX-License-Identifier: BSD-3-Clause
Varun Wadekarc1d2a282016-11-08 15:46:48 -08006 */
7
Antonio Nino Diaze0f90632018-12-14 00:18:21 +00008#include <assert.h>
Scott Brandene5dcf982020-08-25 13:49:32 -07009#include <inttypes.h>
Ambroise Vincentffbf32a2019-03-28 09:01:18 +000010#include <lib/xlat_tables/xlat_tables_v2.h>
Arve Hjønnevågddeb2e72018-02-28 17:15:06 -080011#include <stdbool.h>
Scott Brandene5dcf982020-08-25 13:49:32 -070012#include <stdint.h>
Varun Wadekarc1d2a282016-11-08 15:46:48 -080013#include <string.h>
14
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000015#include <arch_helpers.h>
16#include <bl31/bl31.h>
17#include <bl31/interrupt_mgmt.h>
18#include <common/bl_common.h>
19#include <common/debug.h>
20#include <common/runtime_svc.h>
21#include <lib/el3_runtime/context_mgmt.h>
Varun Wadekar88e51e42019-09-17 15:29:05 -070022#include <lib/smccc.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000023#include <plat/common/platform.h>
Varun Wadekar88e51e42019-09-17 15:29:05 -070024#include <tools_share/uuid.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000025
Varun Wadekarc1d2a282016-11-08 15:46:48 -080026#include "sm_err.h"
Isla Mitchell99305012017-07-11 14:54:08 +010027#include "smcall.h"
Varun Wadekarc1d2a282016-11-08 15:46:48 -080028
Varun Wadekar88e51e42019-09-17 15:29:05 -070029/* Trusty UID: RFC-4122 compliant UUID version 4 */
30DEFINE_SVC_UUID2(trusty_uuid,
31 0x40ee25f0, 0xa2bc, 0x304c, 0x8c, 0x4c,
32 0xa1, 0x73, 0xc5, 0x7d, 0x8a, 0xf1);
33
Anthony Zhou700ebe52015-10-31 06:03:41 +080034/* macro to check if Hypervisor is enabled in the HCR_EL2 register */
Anthony Zhou50b328a2017-09-19 16:36:22 +080035#define HYP_ENABLE_FLAG 0x286001U
36
37/* length of Trusty's input parameters (in bytes) */
38#define TRUSTY_PARAMS_LEN_BYTES (4096U * 2)
Anthony Zhou700ebe52015-10-31 06:03:41 +080039
Varun Wadekarc1d2a282016-11-08 15:46:48 -080040struct trusty_stack {
41 uint8_t space[PLATFORM_STACK_SIZE] __aligned(16);
Varun Wadekarbd3c9532017-02-16 18:14:37 -080042 uint32_t end;
Varun Wadekarc1d2a282016-11-08 15:46:48 -080043};
44
45struct trusty_cpu_ctx {
46 cpu_context_t cpu_ctx;
47 void *saved_sp;
48 uint32_t saved_security_state;
Anthony Zhou50b328a2017-09-19 16:36:22 +080049 int32_t fiq_handler_active;
Varun Wadekarc1d2a282016-11-08 15:46:48 -080050 uint64_t fiq_handler_pc;
51 uint64_t fiq_handler_cpsr;
52 uint64_t fiq_handler_sp;
53 uint64_t fiq_pc;
54 uint64_t fiq_cpsr;
55 uint64_t fiq_sp_el1;
56 gp_regs_t fiq_gpregs;
57 struct trusty_stack secure_stack;
58};
59
Anthony Zhou50b328a2017-09-19 16:36:22 +080060struct smc_args {
Varun Wadekarc1d2a282016-11-08 15:46:48 -080061 uint64_t r0;
62 uint64_t r1;
63 uint64_t r2;
64 uint64_t r3;
Anthony Zhou700ebe52015-10-31 06:03:41 +080065 uint64_t r4;
66 uint64_t r5;
67 uint64_t r6;
68 uint64_t r7;
Varun Wadekarc1d2a282016-11-08 15:46:48 -080069};
70
Masahiro Yamada56212752018-04-19 01:14:42 +090071static struct trusty_cpu_ctx trusty_cpu_ctx[PLATFORM_CORE_COUNT];
Varun Wadekarc1d2a282016-11-08 15:46:48 -080072
Anthony Zhou50b328a2017-09-19 16:36:22 +080073struct smc_args trusty_init_context_stack(void **sp, void *new_stack);
74struct smc_args trusty_context_switch_helper(void **sp, void *smc_params);
Varun Wadekarc1d2a282016-11-08 15:46:48 -080075
Anthony Zhou43384822016-04-20 10:16:48 +080076static uint32_t current_vmid;
77
Varun Wadekarc1d2a282016-11-08 15:46:48 -080078static struct trusty_cpu_ctx *get_trusty_ctx(void)
79{
80 return &trusty_cpu_ctx[plat_my_core_pos()];
81}
82
Anthony Zhou50b328a2017-09-19 16:36:22 +080083static bool is_hypervisor_mode(void)
Anthony Zhou700ebe52015-10-31 06:03:41 +080084{
85 uint64_t hcr = read_hcr();
86
Anthony Zhou50b328a2017-09-19 16:36:22 +080087 return ((hcr & HYP_ENABLE_FLAG) != 0U) ? true : false;
Anthony Zhou700ebe52015-10-31 06:03:41 +080088}
89
Anthony Zhou50b328a2017-09-19 16:36:22 +080090static struct smc_args trusty_context_switch(uint32_t security_state, uint64_t r0,
Varun Wadekarc1d2a282016-11-08 15:46:48 -080091 uint64_t r1, uint64_t r2, uint64_t r3)
92{
Anthony Zhou50b328a2017-09-19 16:36:22 +080093 struct smc_args args, ret_args;
Varun Wadekarc1d2a282016-11-08 15:46:48 -080094 struct trusty_cpu_ctx *ctx = get_trusty_ctx();
Anthony Zhou700ebe52015-10-31 06:03:41 +080095 struct trusty_cpu_ctx *ctx_smc;
Varun Wadekarc1d2a282016-11-08 15:46:48 -080096
97 assert(ctx->saved_security_state != security_state);
98
Anthony Zhou50b328a2017-09-19 16:36:22 +080099 args.r7 = 0;
Anthony Zhou700ebe52015-10-31 06:03:41 +0800100 if (is_hypervisor_mode()) {
101 /* According to the ARM DEN0028A spec, VMID is stored in x7 */
102 ctx_smc = cm_get_context(NON_SECURE);
Anthony Zhou50b328a2017-09-19 16:36:22 +0800103 assert(ctx_smc != NULL);
104 args.r7 = SMC_GET_GP(ctx_smc, CTX_GPREG_X7);
Anthony Zhou700ebe52015-10-31 06:03:41 +0800105 }
106 /* r4, r5, r6 reserved for future use. */
Anthony Zhou50b328a2017-09-19 16:36:22 +0800107 args.r6 = 0;
108 args.r5 = 0;
109 args.r4 = 0;
110 args.r3 = r3;
111 args.r2 = r2;
112 args.r1 = r1;
113 args.r0 = r0;
Anthony Zhou700ebe52015-10-31 06:03:41 +0800114
Aijun Sun98f80902017-09-19 16:52:08 +0800115 /*
116 * To avoid the additional overhead in PSCI flow, skip FP context
Paul Beesley1fbc97b2019-01-11 18:26:51 +0000117 * saving/restoring in case of CPU suspend and resume, assuming that
Aijun Sun98f80902017-09-19 16:52:08 +0800118 * when it's needed the PSCI caller has preserved FP context before
119 * going here.
120 */
Aijun Sun98f80902017-09-19 16:52:08 +0800121 if (r0 != SMC_FC_CPU_SUSPEND && r0 != SMC_FC_CPU_RESUME)
122 fpregs_context_save(get_fpregs_ctx(cm_get_context(security_state)));
Varun Wadekarc1d2a282016-11-08 15:46:48 -0800123 cm_el1_sysregs_context_save(security_state);
124
125 ctx->saved_security_state = security_state;
Anthony Zhou50b328a2017-09-19 16:36:22 +0800126 ret_args = trusty_context_switch_helper(&ctx->saved_sp, &args);
Varun Wadekarc1d2a282016-11-08 15:46:48 -0800127
Anthony Zhou50b328a2017-09-19 16:36:22 +0800128 assert(ctx->saved_security_state == ((security_state == 0U) ? 1U : 0U));
Varun Wadekarc1d2a282016-11-08 15:46:48 -0800129
130 cm_el1_sysregs_context_restore(security_state);
Aijun Sun98f80902017-09-19 16:52:08 +0800131 if (r0 != SMC_FC_CPU_SUSPEND && r0 != SMC_FC_CPU_RESUME)
132 fpregs_context_restore(get_fpregs_ctx(cm_get_context(security_state)));
Aijun Sun98f80902017-09-19 16:52:08 +0800133
Varun Wadekarc1d2a282016-11-08 15:46:48 -0800134 cm_set_next_eret_context(security_state);
135
Anthony Zhou50b328a2017-09-19 16:36:22 +0800136 return ret_args;
Varun Wadekarc1d2a282016-11-08 15:46:48 -0800137}
138
139static uint64_t trusty_fiq_handler(uint32_t id,
140 uint32_t flags,
141 void *handle,
142 void *cookie)
143{
Anthony Zhou50b328a2017-09-19 16:36:22 +0800144 struct smc_args ret;
Varun Wadekarc1d2a282016-11-08 15:46:48 -0800145 struct trusty_cpu_ctx *ctx = get_trusty_ctx();
146
147 assert(!is_caller_secure(flags));
148
149 ret = trusty_context_switch(NON_SECURE, SMC_FC_FIQ_ENTER, 0, 0, 0);
Anthony Zhou50b328a2017-09-19 16:36:22 +0800150 if (ret.r0 != 0U) {
Varun Wadekarc1d2a282016-11-08 15:46:48 -0800151 SMC_RET0(handle);
152 }
153
Anthony Zhou50b328a2017-09-19 16:36:22 +0800154 if (ctx->fiq_handler_active != 0) {
Varun Wadekarc1d2a282016-11-08 15:46:48 -0800155 INFO("%s: fiq handler already active\n", __func__);
156 SMC_RET0(handle);
157 }
158
159 ctx->fiq_handler_active = 1;
Anthony Zhou50b328a2017-09-19 16:36:22 +0800160 (void)memcpy(&ctx->fiq_gpregs, get_gpregs_ctx(handle), sizeof(ctx->fiq_gpregs));
Varun Wadekarc1d2a282016-11-08 15:46:48 -0800161 ctx->fiq_pc = SMC_GET_EL3(handle, CTX_ELR_EL3);
162 ctx->fiq_cpsr = SMC_GET_EL3(handle, CTX_SPSR_EL3);
Max Shvetsovc9e2c922020-02-17 16:15:47 +0000163 ctx->fiq_sp_el1 = read_ctx_reg(get_el1_sysregs_ctx(handle), CTX_SP_EL1);
Varun Wadekarc1d2a282016-11-08 15:46:48 -0800164
Max Shvetsovc9e2c922020-02-17 16:15:47 +0000165 write_ctx_reg(get_el1_sysregs_ctx(handle), CTX_SP_EL1, ctx->fiq_handler_sp);
Anthony Zhou50b328a2017-09-19 16:36:22 +0800166 cm_set_elr_spsr_el3(NON_SECURE, ctx->fiq_handler_pc, (uint32_t)ctx->fiq_handler_cpsr);
Varun Wadekarc1d2a282016-11-08 15:46:48 -0800167
168 SMC_RET0(handle);
169}
170
171static uint64_t trusty_set_fiq_handler(void *handle, uint64_t cpu,
172 uint64_t handler, uint64_t stack)
173{
174 struct trusty_cpu_ctx *ctx;
175
Anthony Zhou50b328a2017-09-19 16:36:22 +0800176 if (cpu >= (uint64_t)PLATFORM_CORE_COUNT) {
Scott Brandene5dcf982020-08-25 13:49:32 -0700177 ERROR("%s: cpu %" PRId64 " >= %d\n", __func__, cpu, PLATFORM_CORE_COUNT);
Anthony Zhou50b328a2017-09-19 16:36:22 +0800178 return (uint64_t)SM_ERR_INVALID_PARAMETERS;
Varun Wadekarc1d2a282016-11-08 15:46:48 -0800179 }
180
181 ctx = &trusty_cpu_ctx[cpu];
182 ctx->fiq_handler_pc = handler;
183 ctx->fiq_handler_cpsr = SMC_GET_EL3(handle, CTX_SPSR_EL3);
184 ctx->fiq_handler_sp = stack;
185
186 SMC_RET1(handle, 0);
187}
188
189static uint64_t trusty_get_fiq_regs(void *handle)
190{
191 struct trusty_cpu_ctx *ctx = get_trusty_ctx();
192 uint64_t sp_el0 = read_ctx_reg(&ctx->fiq_gpregs, CTX_GPREG_SP_EL0);
193
194 SMC_RET4(handle, ctx->fiq_pc, ctx->fiq_cpsr, sp_el0, ctx->fiq_sp_el1);
195}
196
197static uint64_t trusty_fiq_exit(void *handle, uint64_t x1, uint64_t x2, uint64_t x3)
198{
Anthony Zhou50b328a2017-09-19 16:36:22 +0800199 struct smc_args ret;
Varun Wadekarc1d2a282016-11-08 15:46:48 -0800200 struct trusty_cpu_ctx *ctx = get_trusty_ctx();
201
Anthony Zhou50b328a2017-09-19 16:36:22 +0800202 if (ctx->fiq_handler_active == 0) {
Varun Wadekarc1d2a282016-11-08 15:46:48 -0800203 NOTICE("%s: fiq handler not active\n", __func__);
Anthony Zhou50b328a2017-09-19 16:36:22 +0800204 SMC_RET1(handle, (uint64_t)SM_ERR_INVALID_PARAMETERS);
Varun Wadekarc1d2a282016-11-08 15:46:48 -0800205 }
206
207 ret = trusty_context_switch(NON_SECURE, SMC_FC_FIQ_EXIT, 0, 0, 0);
Anthony Zhou50b328a2017-09-19 16:36:22 +0800208 if (ret.r0 != 1U) {
Scott Brandene5dcf982020-08-25 13:49:32 -0700209 INFO("%s(%p) SMC_FC_FIQ_EXIT returned unexpected value, %" PRId64 "\n",
Varun Wadekarc1d2a282016-11-08 15:46:48 -0800210 __func__, handle, ret.r0);
211 }
212
213 /*
214 * Restore register state to state recorded on fiq entry.
215 *
216 * x0, sp_el1, pc and cpsr need to be restored because el1 cannot
217 * restore them.
218 *
219 * x1-x4 and x8-x17 need to be restored here because smc_handler64
220 * corrupts them (el1 code also restored them).
221 */
Anthony Zhou50b328a2017-09-19 16:36:22 +0800222 (void)memcpy(get_gpregs_ctx(handle), &ctx->fiq_gpregs, sizeof(ctx->fiq_gpregs));
Varun Wadekarc1d2a282016-11-08 15:46:48 -0800223 ctx->fiq_handler_active = 0;
Max Shvetsovc9e2c922020-02-17 16:15:47 +0000224 write_ctx_reg(get_el1_sysregs_ctx(handle), CTX_SP_EL1, ctx->fiq_sp_el1);
Anthony Zhou50b328a2017-09-19 16:36:22 +0800225 cm_set_elr_spsr_el3(NON_SECURE, ctx->fiq_pc, (uint32_t)ctx->fiq_cpsr);
Varun Wadekarc1d2a282016-11-08 15:46:48 -0800226
227 SMC_RET0(handle);
228}
229
Masahiro Yamada5ac9d962018-04-19 01:18:48 +0900230static uintptr_t trusty_smc_handler(uint32_t smc_fid,
231 u_register_t x1,
232 u_register_t x2,
233 u_register_t x3,
234 u_register_t x4,
Varun Wadekarc1d2a282016-11-08 15:46:48 -0800235 void *cookie,
236 void *handle,
Masahiro Yamada5ac9d962018-04-19 01:18:48 +0900237 u_register_t flags)
Varun Wadekarc1d2a282016-11-08 15:46:48 -0800238{
Anthony Zhou50b328a2017-09-19 16:36:22 +0800239 struct smc_args ret;
240 uint32_t vmid = 0U;
Varun Wadekar528a7922016-09-29 16:08:16 -0700241 entry_point_info_t *ep_info = bl31_plat_get_next_image_ep_info(SECURE);
242
243 /*
244 * Return success for SET_ROT_PARAMS if Trusty is not present, as
245 * Verified Boot is not even supported and returning success here
246 * would not compromise the boot process.
247 */
Anthony Zhou50b328a2017-09-19 16:36:22 +0800248 if ((ep_info == NULL) && (smc_fid == SMC_YC_SET_ROT_PARAMS)) {
Varun Wadekar528a7922016-09-29 16:08:16 -0700249 SMC_RET1(handle, 0);
Anthony Zhou50b328a2017-09-19 16:36:22 +0800250 } else if (ep_info == NULL) {
Varun Wadekar528a7922016-09-29 16:08:16 -0700251 SMC_RET1(handle, SMC_UNK);
Anthony Zhou50b328a2017-09-19 16:36:22 +0800252 } else {
253 ; /* do nothing */
Varun Wadekar528a7922016-09-29 16:08:16 -0700254 }
Varun Wadekarc1d2a282016-11-08 15:46:48 -0800255
256 if (is_caller_secure(flags)) {
David Cunadoc8833ea2017-04-16 17:15:08 +0100257 if (smc_fid == SMC_YC_NS_RETURN) {
Varun Wadekarc1d2a282016-11-08 15:46:48 -0800258 ret = trusty_context_switch(SECURE, x1, 0, 0, 0);
Anthony Zhou700ebe52015-10-31 06:03:41 +0800259 SMC_RET8(handle, ret.r0, ret.r1, ret.r2, ret.r3,
260 ret.r4, ret.r5, ret.r6, ret.r7);
Varun Wadekarc1d2a282016-11-08 15:46:48 -0800261 }
262 INFO("%s (0x%x, 0x%lx, 0x%lx, 0x%lx, 0x%lx, %p, %p, 0x%lx) \
263 cpu %d, unknown smc\n",
264 __func__, smc_fid, x1, x2, x3, x4, cookie, handle, flags,
265 plat_my_core_pos());
266 SMC_RET1(handle, SMC_UNK);
267 } else {
268 switch (smc_fid) {
Varun Wadekar88e51e42019-09-17 15:29:05 -0700269 case SMC_FC64_GET_UUID:
270 case SMC_FC_GET_UUID:
271 /* provide the UUID for the service to the client */
272 SMC_UUID_RET(handle, trusty_uuid);
273 break;
Varun Wadekarc1d2a282016-11-08 15:46:48 -0800274 case SMC_FC64_SET_FIQ_HANDLER:
275 return trusty_set_fiq_handler(handle, x1, x2, x3);
276 case SMC_FC64_GET_FIQ_REGS:
277 return trusty_get_fiq_regs(handle);
278 case SMC_FC_FIQ_EXIT:
279 return trusty_fiq_exit(handle, x1, x2, x3);
280 default:
Varun Wadekar88e51e42019-09-17 15:29:05 -0700281 /* Not all OENs greater than SMC_ENTITY_SECURE_MONITOR are supported */
282 if (SMC_ENTITY(smc_fid) > SMC_ENTITY_SECURE_MONITOR) {
283 VERBOSE("%s: unsupported SMC FID (0x%x)\n", __func__, smc_fid);
284 SMC_RET1(handle, SMC_UNK);
285 }
286
Anthony Zhou43384822016-04-20 10:16:48 +0800287 if (is_hypervisor_mode())
288 vmid = SMC_GET_GP(handle, CTX_GPREG_X7);
289
290 if ((current_vmid != 0) && (current_vmid != vmid)) {
291 /* This message will cause SMC mechanism
292 * abnormal in multi-guest environment.
293 * Change it to WARN in case you need it.
294 */
295 VERBOSE("Previous SMC not finished.\n");
296 SMC_RET1(handle, SM_ERR_BUSY);
297 }
298 current_vmid = vmid;
Varun Wadekarc1d2a282016-11-08 15:46:48 -0800299 ret = trusty_context_switch(NON_SECURE, smc_fid, x1,
300 x2, x3);
Anthony Zhou43384822016-04-20 10:16:48 +0800301 current_vmid = 0;
Varun Wadekarc1d2a282016-11-08 15:46:48 -0800302 SMC_RET1(handle, ret.r0);
303 }
304 }
305}
306
307static int32_t trusty_init(void)
308{
Varun Wadekarc1d2a282016-11-08 15:46:48 -0800309 entry_point_info_t *ep_info;
Anthony Zhou50b328a2017-09-19 16:36:22 +0800310 struct smc_args zero_args = {0};
Varun Wadekarc1d2a282016-11-08 15:46:48 -0800311 struct trusty_cpu_ctx *ctx = get_trusty_ctx();
312 uint32_t cpu = plat_my_core_pos();
Anthony Zhou50b328a2017-09-19 16:36:22 +0800313 uint64_t reg_width = GET_RW(read_ctx_reg(get_el3state_ctx(&ctx->cpu_ctx),
Varun Wadekarc1d2a282016-11-08 15:46:48 -0800314 CTX_SPSR_EL3));
315
Sandrine Bailleuxf8220902016-11-30 11:24:01 +0000316 /*
317 * Get information about the Trusty image. Its absence is a critical
318 * failure.
319 */
Varun Wadekarc1d2a282016-11-08 15:46:48 -0800320 ep_info = bl31_plat_get_next_image_ep_info(SECURE);
Anthony Zhou50b328a2017-09-19 16:36:22 +0800321 assert(ep_info != NULL);
Varun Wadekarc1d2a282016-11-08 15:46:48 -0800322
Arve Hjønnevågcef22ea2015-08-04 16:19:27 -0700323 fpregs_context_save(get_fpregs_ctx(cm_get_context(NON_SECURE)));
Varun Wadekarc1d2a282016-11-08 15:46:48 -0800324 cm_el1_sysregs_context_save(NON_SECURE);
325
326 cm_set_context(&ctx->cpu_ctx, SECURE);
327 cm_init_my_context(ep_info);
328
329 /*
330 * Adjust secondary cpu entry point for 32 bit images to the
Paul Beesley1fbc97b2019-01-11 18:26:51 +0000331 * end of exception vectors
Varun Wadekarc1d2a282016-11-08 15:46:48 -0800332 */
Anthony Zhou50b328a2017-09-19 16:36:22 +0800333 if ((cpu != 0U) && (reg_width == MODE_RW_32)) {
Varun Wadekarc1d2a282016-11-08 15:46:48 -0800334 INFO("trusty: cpu %d, adjust entry point to 0x%lx\n",
335 cpu, ep_info->pc + (1U << 5));
336 cm_set_elr_el3(SECURE, ep_info->pc + (1U << 5));
337 }
338
339 cm_el1_sysregs_context_restore(SECURE);
Arve Hjønnevågcef22ea2015-08-04 16:19:27 -0700340 fpregs_context_restore(get_fpregs_ctx(cm_get_context(SECURE)));
Varun Wadekarc1d2a282016-11-08 15:46:48 -0800341 cm_set_next_eret_context(SECURE);
342
Anthony Zhou50b328a2017-09-19 16:36:22 +0800343 ctx->saved_security_state = ~0U; /* initial saved state is invalid */
344 (void)trusty_init_context_stack(&ctx->saved_sp, &ctx->secure_stack.end);
Varun Wadekarc1d2a282016-11-08 15:46:48 -0800345
Anthony Zhou50b328a2017-09-19 16:36:22 +0800346 (void)trusty_context_switch_helper(&ctx->saved_sp, &zero_args);
Varun Wadekarc1d2a282016-11-08 15:46:48 -0800347
348 cm_el1_sysregs_context_restore(NON_SECURE);
Arve Hjønnevågcef22ea2015-08-04 16:19:27 -0700349 fpregs_context_restore(get_fpregs_ctx(cm_get_context(NON_SECURE)));
Varun Wadekarc1d2a282016-11-08 15:46:48 -0800350 cm_set_next_eret_context(NON_SECURE);
351
Antonio Nino Diaz41bd97e2018-09-18 13:13:24 +0100352 return 1;
Varun Wadekarc1d2a282016-11-08 15:46:48 -0800353}
354
Arve Hjønnevåg3420e1a2017-11-27 11:05:46 -0800355static void trusty_cpu_suspend(uint32_t off)
Varun Wadekarc1d2a282016-11-08 15:46:48 -0800356{
Anthony Zhou50b328a2017-09-19 16:36:22 +0800357 struct smc_args ret;
Varun Wadekarc1d2a282016-11-08 15:46:48 -0800358
Arve Hjønnevåg3420e1a2017-11-27 11:05:46 -0800359 ret = trusty_context_switch(NON_SECURE, SMC_FC_CPU_SUSPEND, off, 0, 0);
Anthony Zhou50b328a2017-09-19 16:36:22 +0800360 if (ret.r0 != 0U) {
Scott Brandene5dcf982020-08-25 13:49:32 -0700361 INFO("%s: cpu %d, SMC_FC_CPU_SUSPEND returned unexpected value, %" PRId64 "\n",
Sandrine Bailleux5f665c82016-11-23 09:50:53 +0000362 __func__, plat_my_core_pos(), ret.r0);
Varun Wadekarc1d2a282016-11-08 15:46:48 -0800363 }
364}
365
Arve Hjønnevåg3420e1a2017-11-27 11:05:46 -0800366static void trusty_cpu_resume(uint32_t on)
Varun Wadekarc1d2a282016-11-08 15:46:48 -0800367{
Anthony Zhou50b328a2017-09-19 16:36:22 +0800368 struct smc_args ret;
Varun Wadekarc1d2a282016-11-08 15:46:48 -0800369
Arve Hjønnevåg3420e1a2017-11-27 11:05:46 -0800370 ret = trusty_context_switch(NON_SECURE, SMC_FC_CPU_RESUME, on, 0, 0);
Anthony Zhou50b328a2017-09-19 16:36:22 +0800371 if (ret.r0 != 0U) {
Scott Brandene5dcf982020-08-25 13:49:32 -0700372 INFO("%s: cpu %d, SMC_FC_CPU_RESUME returned unexpected value, %" PRId64 "\n",
Sandrine Bailleux5f665c82016-11-23 09:50:53 +0000373 __func__, plat_my_core_pos(), ret.r0);
Varun Wadekarc1d2a282016-11-08 15:46:48 -0800374 }
375}
376
Stephen Wolfeea50cd72018-03-29 12:32:08 -0700377static int32_t trusty_cpu_off_handler(u_register_t max_off_lvl)
Varun Wadekarc1d2a282016-11-08 15:46:48 -0800378{
Stephen Wolfeea50cd72018-03-29 12:32:08 -0700379 trusty_cpu_suspend(max_off_lvl);
Varun Wadekarc1d2a282016-11-08 15:46:48 -0800380
381 return 0;
382}
383
Stephen Wolfeea50cd72018-03-29 12:32:08 -0700384static void trusty_cpu_on_finish_handler(u_register_t max_off_lvl)
Varun Wadekarc1d2a282016-11-08 15:46:48 -0800385{
386 struct trusty_cpu_ctx *ctx = get_trusty_ctx();
387
Anthony Zhou50b328a2017-09-19 16:36:22 +0800388 if (ctx->saved_sp == NULL) {
389 (void)trusty_init();
Varun Wadekarc1d2a282016-11-08 15:46:48 -0800390 } else {
Stephen Wolfeea50cd72018-03-29 12:32:08 -0700391 trusty_cpu_resume(max_off_lvl);
Varun Wadekarc1d2a282016-11-08 15:46:48 -0800392 }
393}
394
Stephen Wolfeea50cd72018-03-29 12:32:08 -0700395static void trusty_cpu_suspend_handler(u_register_t max_off_lvl)
Varun Wadekarc1d2a282016-11-08 15:46:48 -0800396{
Stephen Wolfeea50cd72018-03-29 12:32:08 -0700397 trusty_cpu_suspend(max_off_lvl);
Varun Wadekarc1d2a282016-11-08 15:46:48 -0800398}
399
Stephen Wolfeea50cd72018-03-29 12:32:08 -0700400static void trusty_cpu_suspend_finish_handler(u_register_t max_off_lvl)
Varun Wadekarc1d2a282016-11-08 15:46:48 -0800401{
Stephen Wolfeea50cd72018-03-29 12:32:08 -0700402 trusty_cpu_resume(max_off_lvl);
Varun Wadekarc1d2a282016-11-08 15:46:48 -0800403}
404
405static const spd_pm_ops_t trusty_pm = {
406 .svc_off = trusty_cpu_off_handler,
407 .svc_suspend = trusty_cpu_suspend_handler,
408 .svc_on_finish = trusty_cpu_on_finish_handler,
409 .svc_suspend_finish = trusty_cpu_suspend_finish_handler,
410};
411
Arve Hjønnevågafb6f742017-11-28 14:05:30 -0800412void plat_trusty_set_boot_args(aapcs64_params_t *args);
413
Arve Hjønnevåg41ba13f2018-04-11 16:10:53 -0700414#if !defined(TSP_SEC_MEM_SIZE) && defined(BL32_MEM_SIZE)
415#define TSP_SEC_MEM_SIZE BL32_MEM_SIZE
416#endif
417
Arve Hjønnevågafb6f742017-11-28 14:05:30 -0800418#ifdef TSP_SEC_MEM_SIZE
419#pragma weak plat_trusty_set_boot_args
420void plat_trusty_set_boot_args(aapcs64_params_t *args)
421{
422 args->arg0 = TSP_SEC_MEM_SIZE;
423}
424#endif
425
Varun Wadekarc1d2a282016-11-08 15:46:48 -0800426static int32_t trusty_setup(void)
427{
428 entry_point_info_t *ep_info;
Arve Hjønnevågafb6f742017-11-28 14:05:30 -0800429 uint32_t instr;
Varun Wadekarc1d2a282016-11-08 15:46:48 -0800430 uint32_t flags;
Anthony Zhou50b328a2017-09-19 16:36:22 +0800431 int32_t ret;
Arve Hjønnevågddeb2e72018-02-28 17:15:06 -0800432 bool aarch32 = false;
Varun Wadekarc1d2a282016-11-08 15:46:48 -0800433
Varun Wadekarba33a282017-02-23 10:34:06 -0800434 /* Get trusty's entry point info */
Varun Wadekarc1d2a282016-11-08 15:46:48 -0800435 ep_info = bl31_plat_get_next_image_ep_info(SECURE);
Anthony Zhou50b328a2017-09-19 16:36:22 +0800436 if (ep_info == NULL) {
Varun Wadekarbebb0d72018-10-16 15:39:55 -0700437 VERBOSE("Trusty image missing.\n");
Varun Wadekarc1d2a282016-11-08 15:46:48 -0800438 return -1;
439 }
440
Varun Wadekarbe57abb2019-01-03 10:44:22 -0800441 /* memmap first page of trusty's code memory before peeking */
442 ret = mmap_add_dynamic_region(ep_info->pc, /* PA */
443 ep_info->pc, /* VA */
444 PAGE_SIZE, /* size */
445 MT_SECURE | MT_RW_DATA); /* attrs */
446 assert(ret == 0);
447
448 /* peek into trusty's code to see if we have a 32-bit or 64-bit image */
Arve Hjønnevågafb6f742017-11-28 14:05:30 -0800449 instr = *(uint32_t *)ep_info->pc;
Varun Wadekarc1d2a282016-11-08 15:46:48 -0800450
Arve Hjønnevågee8c3032018-02-28 17:18:55 -0800451 if (instr >> 24 == 0xeaU) {
Arve Hjønnevågafb6f742017-11-28 14:05:30 -0800452 INFO("trusty: Found 32 bit image\n");
Arve Hjønnevågddeb2e72018-02-28 17:15:06 -0800453 aarch32 = true;
Arve Hjønnevåg9d31cac2018-03-02 10:10:00 -0800454 } else if (instr >> 8 == 0xd53810U || instr >> 16 == 0x9400U) {
Arve Hjønnevågafb6f742017-11-28 14:05:30 -0800455 INFO("trusty: Found 64 bit image\n");
456 } else {
David Lin72f6fed2019-01-24 14:15:57 -0800457 ERROR("trusty: Found unknown image, 0x%x\n", instr);
458 return -1;
Arve Hjønnevågafb6f742017-11-28 14:05:30 -0800459 }
460
Varun Wadekarbe57abb2019-01-03 10:44:22 -0800461 /* unmap trusty's memory page */
462 (void)mmap_remove_dynamic_region(ep_info->pc, PAGE_SIZE);
463
Arve Hjønnevågafb6f742017-11-28 14:05:30 -0800464 SET_PARAM_HEAD(ep_info, PARAM_EP, VERSION_1, SECURE | EP_ST_ENABLE);
465 if (!aarch32)
466 ep_info->spsr = SPSR_64(MODE_EL1, MODE_SP_ELX,
467 DISABLE_ALL_EXCEPTIONS);
468 else
469 ep_info->spsr = SPSR_MODE32(MODE32_svc, SPSR_T_ARM,
470 SPSR_E_LITTLE,
471 DAIF_FIQ_BIT |
472 DAIF_IRQ_BIT |
473 DAIF_ABT_BIT);
Arve Hjønnevågd1771c62018-03-01 11:38:18 -0800474 (void)memset(&ep_info->args, 0, sizeof(ep_info->args));
Arve Hjønnevågafb6f742017-11-28 14:05:30 -0800475 plat_trusty_set_boot_args(&ep_info->args);
Wayne Lincd712fd2016-05-24 15:28:42 -0700476
Varun Wadekarba33a282017-02-23 10:34:06 -0800477 /* register init handler */
Varun Wadekarc1d2a282016-11-08 15:46:48 -0800478 bl31_register_bl32_init(trusty_init);
479
Varun Wadekarba33a282017-02-23 10:34:06 -0800480 /* register power management hooks */
Varun Wadekarc1d2a282016-11-08 15:46:48 -0800481 psci_register_spd_pm_hook(&trusty_pm);
482
Varun Wadekarba33a282017-02-23 10:34:06 -0800483 /* register interrupt handler */
Varun Wadekarc1d2a282016-11-08 15:46:48 -0800484 flags = 0;
485 set_interrupt_rm_flag(flags, NON_SECURE);
486 ret = register_interrupt_type_handler(INTR_TYPE_S_EL1,
487 trusty_fiq_handler,
488 flags);
Anthony Zhou50b328a2017-09-19 16:36:22 +0800489 if (ret != 0) {
Varun Wadekarbebb0d72018-10-16 15:39:55 -0700490 VERBOSE("trusty: failed to register fiq handler, ret = %d\n", ret);
Anthony Zhou50b328a2017-09-19 16:36:22 +0800491 }
Varun Wadekarc1d2a282016-11-08 15:46:48 -0800492
Arve Hjønnevåg19ad7752017-09-28 14:59:10 -0700493 if (aarch32) {
494 entry_point_info_t *ns_ep_info;
495 uint32_t spsr;
496
497 ns_ep_info = bl31_plat_get_next_image_ep_info(NON_SECURE);
Sandrine Bailleux4cfec802018-03-19 10:41:06 +0100498 if (ns_ep_info == NULL) {
Arve Hjønnevåg19ad7752017-09-28 14:59:10 -0700499 NOTICE("Trusty: non-secure image missing.\n");
500 return -1;
501 }
502 spsr = ns_ep_info->spsr;
503 if (GET_RW(spsr) == MODE_RW_64 && GET_EL(spsr) == MODE_EL2) {
504 spsr &= ~(MODE_EL_MASK << MODE_EL_SHIFT);
505 spsr |= MODE_EL1 << MODE_EL_SHIFT;
506 }
507 if (GET_RW(spsr) == MODE_RW_32 && GET_M32(spsr) == MODE32_hyp) {
508 spsr &= ~(MODE32_MASK << MODE32_SHIFT);
509 spsr |= MODE32_svc << MODE32_SHIFT;
510 }
511 if (spsr != ns_ep_info->spsr) {
512 NOTICE("Trusty: Switch bl33 from EL2 to EL1 (spsr 0x%x -> 0x%x)\n",
513 ns_ep_info->spsr, spsr);
514 ns_ep_info->spsr = spsr;
515 }
516 }
517
Varun Wadekarc1d2a282016-11-08 15:46:48 -0800518 return 0;
519}
520
521/* Define a SPD runtime service descriptor for fast SMC calls */
522DECLARE_RT_SVC(
523 trusty_fast,
524
525 OEN_TOS_START,
Varun Wadekar88e51e42019-09-17 15:29:05 -0700526 OEN_TOS_END,
Varun Wadekarc1d2a282016-11-08 15:46:48 -0800527 SMC_TYPE_FAST,
528 trusty_setup,
529 trusty_smc_handler
530);
531
David Cunadoc8833ea2017-04-16 17:15:08 +0100532/* Define a SPD runtime service descriptor for yielding SMC calls */
Varun Wadekarc1d2a282016-11-08 15:46:48 -0800533DECLARE_RT_SVC(
534 trusty_std,
535
Amith43e89d32015-08-19 20:13:12 -0700536 OEN_TAP_START,
Varun Wadekarc1d2a282016-11-08 15:46:48 -0800537 SMC_ENTITY_SECURE_MONITOR,
David Cunadoc8833ea2017-04-16 17:15:08 +0100538 SMC_TYPE_YIELD,
Varun Wadekarc1d2a282016-11-08 15:46:48 -0800539 NULL,
540 trusty_smc_handler
541);