blob: 795c5865e1e62a3908f985d8e419e1d405dcb400 [file] [log] [blame]
Achin Gupta7c88f3f2014-02-18 18:09:12 +00001/*
Yann Gautiere57bce82020-08-18 14:42:41 +02002 * Copyright (c) 2013-2021, ARM Limited and Contributors. All rights reserved.
Achin Gupta7c88f3f2014-02-18 18:09:12 +00003 *
dp-armfa3cf0b2017-05-03 09:38:09 +01004 * SPDX-License-Identifier: BSD-3-Clause
Achin Gupta7c88f3f2014-02-18 18:09:12 +00005 */
6
Masahiro Yamadade634f82020-01-17 13:45:14 +09007#include <platform_def.h>
8
Achin Gupta7c88f3f2014-02-18 18:09:12 +00009#include <arch.h>
Andrew Thoelke38bde412014-03-18 13:46:55 +000010#include <asm_macros.S>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000011#include <bl32/tsp/tsp.h>
12#include <lib/xlat_tables/xlat_tables_defs.h>
13
Dan Handleye2c27f52014-08-01 17:58:27 +010014#include "../tsp_private.h"
Achin Gupta7c88f3f2014-02-18 18:09:12 +000015
16
17 .globl tsp_entrypoint
Andrew Thoelke891c4ca2014-05-20 21:43:27 +010018 .globl tsp_vector_table
Achin Gupta7c88f3f2014-02-18 18:09:12 +000019
Soby Mathew9f71f702014-05-09 20:49:17 +010020
21
Achin Gupta7c88f3f2014-02-18 18:09:12 +000022 /* ---------------------------------------------
23 * Populate the params in x0-x7 from the pointer
24 * to the smc args structure in x0.
25 * ---------------------------------------------
26 */
27 .macro restore_args_call_smc
28 ldp x6, x7, [x0, #TSP_ARG6]
29 ldp x4, x5, [x0, #TSP_ARG4]
30 ldp x2, x3, [x0, #TSP_ARG2]
31 ldp x0, x1, [x0, #TSP_ARG0]
32 smc #0
33 .endm
34
Achin Gupta76717892014-05-09 11:42:56 +010035 .macro save_eret_context reg1 reg2
36 mrs \reg1, elr_el1
37 mrs \reg2, spsr_el1
38 stp \reg1, \reg2, [sp, #-0x10]!
39 stp x30, x18, [sp, #-0x10]!
40 .endm
41
42 .macro restore_eret_context reg1 reg2
43 ldp x30, x18, [sp], #0x10
44 ldp \reg1, \reg2, [sp], #0x10
45 msr elr_el1, \reg1
46 msr spsr_el1, \reg2
47 .endm
48
Julius Wernerb4c75e92017-08-01 15:16:36 -070049func tsp_entrypoint _align=3
Achin Gupta7c88f3f2014-02-18 18:09:12 +000050
Masahiro Yamadade634f82020-01-17 13:45:14 +090051#if ENABLE_PIE
52 /*
53 * ------------------------------------------------------------
54 * If PIE is enabled fixup the Global descriptor Table only
55 * once during primary core cold boot path.
56 *
57 * Compile time base address, required for fixup, is calculated
58 * using "pie_fixup" label present within first page.
59 * ------------------------------------------------------------
60 */
61 pie_fixup:
62 ldr x0, =pie_fixup
Jimmy Brissoned202072020-08-04 16:18:52 -050063 and x0, x0, #~(PAGE_SIZE_MASK)
Masahiro Yamadade634f82020-01-17 13:45:14 +090064 mov_imm x1, (BL32_LIMIT - BL32_BASE)
65 add x1, x1, x0
66 bl fixup_gdt_reloc
67#endif /* ENABLE_PIE */
68
Achin Gupta7c88f3f2014-02-18 18:09:12 +000069 /* ---------------------------------------------
Achin Gupta7c88f3f2014-02-18 18:09:12 +000070 * Set the exception vector to something sane.
71 * ---------------------------------------------
72 */
Achin Guptaa4f50c22014-05-09 12:17:56 +010073 adr x0, tsp_exceptions
Achin Gupta7c88f3f2014-02-18 18:09:12 +000074 msr vbar_el1, x0
Achin Guptaed1744e2014-08-04 23:13:10 +010075 isb
Achin Gupta7c88f3f2014-02-18 18:09:12 +000076
77 /* ---------------------------------------------
Achin Guptaed1744e2014-08-04 23:13:10 +010078 * Enable the SError interrupt now that the
79 * exception vectors have been setup.
80 * ---------------------------------------------
81 */
82 msr daifclr, #DAIF_ABT_BIT
83
84 /* ---------------------------------------------
Achin Gupta9f098352014-07-18 18:38:28 +010085 * Enable the instruction cache, stack pointer
John Tsichritzisd5a59602019-03-04 16:42:54 +000086 * and data access alignment checks and disable
87 * speculative loads.
Achin Gupta7c88f3f2014-02-18 18:09:12 +000088 * ---------------------------------------------
89 */
Achin Gupta9f098352014-07-18 18:38:28 +010090 mov x1, #(SCTLR_I_BIT | SCTLR_A_BIT | SCTLR_SA_BIT)
Achin Gupta7c88f3f2014-02-18 18:09:12 +000091 mrs x0, sctlr_el1
Achin Gupta9f098352014-07-18 18:38:28 +010092 orr x0, x0, x1
John Tsichritzisd5a59602019-03-04 16:42:54 +000093 bic x0, x0, #SCTLR_DSSBS_BIT
Achin Gupta7c88f3f2014-02-18 18:09:12 +000094 msr sctlr_el1, x0
95 isb
96
97 /* ---------------------------------------------
Achin Guptae9c4a642015-09-11 16:03:13 +010098 * Invalidate the RW memory used by the BL32
99 * image. This includes the data and NOBITS
100 * sections. This is done to safeguard against
101 * possible corruption of this memory by dirty
102 * cache lines in a system cache as a result of
103 * use by an earlier boot loader stage.
104 * ---------------------------------------------
105 */
106 adr x0, __RW_START__
107 adr x1, __RW_END__
108 sub x1, x1, x0
109 bl inv_dcache_range
110
111 /* ---------------------------------------------
Achin Gupta7c88f3f2014-02-18 18:09:12 +0000112 * Zero out NOBITS sections. There are 2 of them:
113 * - the .bss section;
114 * - the coherent memory section.
115 * ---------------------------------------------
116 */
Yann Gautiere57bce82020-08-18 14:42:41 +0200117 adrp x0, __BSS_START__
118 add x0, x0, :lo12:__BSS_START__
119 adrp x1, __BSS_END__
120 add x1, x1, :lo12:__BSS_END__
121 sub x1, x1, x0
Douglas Raillard21362a92016-12-02 13:51:54 +0000122 bl zeromem
Achin Gupta7c88f3f2014-02-18 18:09:12 +0000123
Soby Mathew2ae20432015-01-08 18:02:44 +0000124#if USE_COHERENT_MEM
Yann Gautiere57bce82020-08-18 14:42:41 +0200125 adrp x0, __COHERENT_RAM_START__
126 add x0, x0, :lo12:__COHERENT_RAM_START__
127 adrp x1, __COHERENT_RAM_END_UNALIGNED__
128 add x1, x1, :lo12:__COHERENT_RAM_END_UNALIGNED__
129 sub x1, x1, x0
Douglas Raillard21362a92016-12-02 13:51:54 +0000130 bl zeromem
Soby Mathew2ae20432015-01-08 18:02:44 +0000131#endif
Achin Gupta7c88f3f2014-02-18 18:09:12 +0000132
133 /* --------------------------------------------
Achin Guptaf4a97092014-06-25 19:26:22 +0100134 * Allocate a stack whose memory will be marked
135 * as Normal-IS-WBWA when the MMU is enabled.
136 * There is no risk of reading stale stack
137 * memory after enabling the MMU as only the
138 * primary cpu is running at the moment.
Achin Gupta7c88f3f2014-02-18 18:09:12 +0000139 * --------------------------------------------
140 */
Soby Mathewda43b662015-07-08 21:45:46 +0100141 bl plat_set_my_stack
Achin Gupta7c88f3f2014-02-18 18:09:12 +0000142
143 /* ---------------------------------------------
Douglas Raillard306593d2017-02-24 18:14:15 +0000144 * Initialize the stack protector canary before
145 * any C code is called.
146 * ---------------------------------------------
147 */
148#if STACK_PROTECTOR_ENABLED
149 bl update_stack_protector_canary
150#endif
151
152 /* ---------------------------------------------
Antonio Nino Diaze61ece02019-02-26 11:41:03 +0000153 * Perform TSP setup
Achin Gupta7c88f3f2014-02-18 18:09:12 +0000154 * ---------------------------------------------
155 */
Antonio Nino Diaze61ece02019-02-26 11:41:03 +0000156 bl tsp_setup
157
Antonio Nino Diaze61ece02019-02-26 11:41:03 +0000158#if ENABLE_PAUTH
Alexei Fedorov90f2e882019-05-24 12:17:09 +0100159 /* ---------------------------------------------
Alexei Fedorovf41355c2019-09-13 14:11:59 +0100160 * Program APIAKey_EL1
161 * and enable pointer authentication
Alexei Fedorov90f2e882019-05-24 12:17:09 +0100162 * ---------------------------------------------
163 */
Alexei Fedorovf41355c2019-09-13 14:11:59 +0100164 bl pauth_init_enable_el1
Antonio Nino Diaze61ece02019-02-26 11:41:03 +0000165#endif /* ENABLE_PAUTH */
Achin Gupta7c88f3f2014-02-18 18:09:12 +0000166
167 /* ---------------------------------------------
Achin Gupta7c88f3f2014-02-18 18:09:12 +0000168 * Jump to main function.
169 * ---------------------------------------------
170 */
171 bl tsp_main
172
173 /* ---------------------------------------------
174 * Tell TSPD that we are done initialising
175 * ---------------------------------------------
176 */
177 mov x1, x0
178 mov x0, #TSP_ENTRY_DONE
179 smc #0
180
181tsp_entrypoint_panic:
182 b tsp_entrypoint_panic
Kévin Petita877c252015-03-24 14:03:57 +0000183endfunc tsp_entrypoint
Achin Gupta7c88f3f2014-02-18 18:09:12 +0000184
Andrew Thoelke891c4ca2014-05-20 21:43:27 +0100185
186 /* -------------------------------------------
187 * Table of entrypoint vectors provided to the
188 * TSPD for the various entrypoints
189 * -------------------------------------------
190 */
Alexei Fedorov90f2e882019-05-24 12:17:09 +0100191vector_base tsp_vector_table
David Cunado28f69ab2017-04-05 11:34:03 +0100192 b tsp_yield_smc_entry
Andrew Thoelke891c4ca2014-05-20 21:43:27 +0100193 b tsp_fast_smc_entry
194 b tsp_cpu_on_entry
195 b tsp_cpu_off_entry
196 b tsp_cpu_resume_entry
197 b tsp_cpu_suspend_entry
Soby Mathewbec98512015-09-03 18:29:38 +0100198 b tsp_sel1_intr_entry
Juan Castillo4dc4a472014-08-12 11:17:06 +0100199 b tsp_system_off_entry
200 b tsp_system_reset_entry
David Cunado28f69ab2017-04-05 11:34:03 +0100201 b tsp_abort_yield_smc_entry
Andrew Thoelke891c4ca2014-05-20 21:43:27 +0100202
Achin Gupta7c88f3f2014-02-18 18:09:12 +0000203 /*---------------------------------------------
204 * This entrypoint is used by the TSPD when this
205 * cpu is to be turned off through a CPU_OFF
206 * psci call to ask the TSP to perform any
207 * bookeeping necessary. In the current
208 * implementation, the TSPD expects the TSP to
209 * re-initialise its state so nothing is done
210 * here except for acknowledging the request.
211 * ---------------------------------------------
212 */
Andrew Thoelke38bde412014-03-18 13:46:55 +0000213func tsp_cpu_off_entry
Achin Gupta7c88f3f2014-02-18 18:09:12 +0000214 bl tsp_cpu_off_main
215 restore_args_call_smc
Kévin Petita877c252015-03-24 14:03:57 +0000216endfunc tsp_cpu_off_entry
Achin Gupta7c88f3f2014-02-18 18:09:12 +0000217
218 /*---------------------------------------------
Juan Castillo4dc4a472014-08-12 11:17:06 +0100219 * This entrypoint is used by the TSPD when the
220 * system is about to be switched off (through
221 * a SYSTEM_OFF psci call) to ask the TSP to
222 * perform any necessary bookkeeping.
223 * ---------------------------------------------
224 */
225func tsp_system_off_entry
226 bl tsp_system_off_main
227 restore_args_call_smc
Kévin Petita877c252015-03-24 14:03:57 +0000228endfunc tsp_system_off_entry
Juan Castillo4dc4a472014-08-12 11:17:06 +0100229
230 /*---------------------------------------------
231 * This entrypoint is used by the TSPD when the
232 * system is about to be reset (through a
233 * SYSTEM_RESET psci call) to ask the TSP to
234 * perform any necessary bookkeeping.
235 * ---------------------------------------------
236 */
237func tsp_system_reset_entry
238 bl tsp_system_reset_main
239 restore_args_call_smc
Kévin Petita877c252015-03-24 14:03:57 +0000240endfunc tsp_system_reset_entry
Juan Castillo4dc4a472014-08-12 11:17:06 +0100241
242 /*---------------------------------------------
Achin Gupta7c88f3f2014-02-18 18:09:12 +0000243 * This entrypoint is used by the TSPD when this
244 * cpu is turned on using a CPU_ON psci call to
245 * ask the TSP to initialise itself i.e. setup
246 * the mmu, stacks etc. Minimal architectural
247 * state will be initialised by the TSPD when
248 * this function is entered i.e. Caches and MMU
249 * will be turned off, the execution state
250 * will be aarch64 and exceptions masked.
251 * ---------------------------------------------
252 */
Andrew Thoelke38bde412014-03-18 13:46:55 +0000253func tsp_cpu_on_entry
Achin Gupta7c88f3f2014-02-18 18:09:12 +0000254 /* ---------------------------------------------
255 * Set the exception vector to something sane.
256 * ---------------------------------------------
257 */
Achin Guptaa4f50c22014-05-09 12:17:56 +0100258 adr x0, tsp_exceptions
Achin Gupta7c88f3f2014-02-18 18:09:12 +0000259 msr vbar_el1, x0
Achin Guptaed1744e2014-08-04 23:13:10 +0100260 isb
261
262 /* Enable the SError interrupt */
263 msr daifclr, #DAIF_ABT_BIT
Achin Gupta7c88f3f2014-02-18 18:09:12 +0000264
265 /* ---------------------------------------------
Achin Gupta9f098352014-07-18 18:38:28 +0100266 * Enable the instruction cache, stack pointer
267 * and data access alignment checks
Achin Gupta7c88f3f2014-02-18 18:09:12 +0000268 * ---------------------------------------------
269 */
Achin Gupta9f098352014-07-18 18:38:28 +0100270 mov x1, #(SCTLR_I_BIT | SCTLR_A_BIT | SCTLR_SA_BIT)
Achin Gupta7c88f3f2014-02-18 18:09:12 +0000271 mrs x0, sctlr_el1
Achin Gupta9f098352014-07-18 18:38:28 +0100272 orr x0, x0, x1
Achin Gupta7c88f3f2014-02-18 18:09:12 +0000273 msr sctlr_el1, x0
274 isb
275
276 /* --------------------------------------------
Achin Guptae1aa5162014-06-26 09:58:52 +0100277 * Give ourselves a stack whose memory will be
278 * marked as Normal-IS-WBWA when the MMU is
279 * enabled.
Achin Gupta7c88f3f2014-02-18 18:09:12 +0000280 * --------------------------------------------
281 */
Soby Mathewda43b662015-07-08 21:45:46 +0100282 bl plat_set_my_stack
Achin Gupta7c88f3f2014-02-18 18:09:12 +0000283
Achin Guptae1aa5162014-06-26 09:58:52 +0100284 /* --------------------------------------------
Jeenu Viswambharan0859d2c2018-04-27 16:28:12 +0100285 * Enable MMU and D-caches together.
Achin Guptae1aa5162014-06-26 09:58:52 +0100286 * --------------------------------------------
Achin Gupta7c88f3f2014-02-18 18:09:12 +0000287 */
Jeenu Viswambharan0859d2c2018-04-27 16:28:12 +0100288 mov x0, #0
Dan Handleyb226a4d2014-05-16 14:08:45 +0100289 bl bl32_plat_enable_mmu
Achin Gupta7c88f3f2014-02-18 18:09:12 +0000290
Alexei Fedorovf41355c2019-09-13 14:11:59 +0100291#if ENABLE_PAUTH
292 /* ---------------------------------------------
293 * Program APIAKey_EL1
294 * and enable pointer authentication
295 * ---------------------------------------------
296 */
297 bl pauth_init_enable_el1
298#endif /* ENABLE_PAUTH */
299
Achin Gupta7c88f3f2014-02-18 18:09:12 +0000300 /* ---------------------------------------------
Achin Gupta7c88f3f2014-02-18 18:09:12 +0000301 * Enter C runtime to perform any remaining
302 * book keeping
303 * ---------------------------------------------
304 */
305 bl tsp_cpu_on_main
306 restore_args_call_smc
307
308 /* Should never reach here */
309tsp_cpu_on_entry_panic:
310 b tsp_cpu_on_entry_panic
Kévin Petita877c252015-03-24 14:03:57 +0000311endfunc tsp_cpu_on_entry
Achin Gupta7c88f3f2014-02-18 18:09:12 +0000312
313 /*---------------------------------------------
314 * This entrypoint is used by the TSPD when this
315 * cpu is to be suspended through a CPU_SUSPEND
316 * psci call to ask the TSP to perform any
317 * bookeeping necessary. In the current
318 * implementation, the TSPD saves and restores
319 * the EL1 state.
320 * ---------------------------------------------
321 */
Andrew Thoelke38bde412014-03-18 13:46:55 +0000322func tsp_cpu_suspend_entry
Achin Gupta7c88f3f2014-02-18 18:09:12 +0000323 bl tsp_cpu_suspend_main
324 restore_args_call_smc
Kévin Petita877c252015-03-24 14:03:57 +0000325endfunc tsp_cpu_suspend_entry
Achin Gupta7c88f3f2014-02-18 18:09:12 +0000326
Soby Mathewbec98512015-09-03 18:29:38 +0100327 /*-------------------------------------------------
Achin Gupta76717892014-05-09 11:42:56 +0100328 * This entrypoint is used by the TSPD to pass
Soby Mathew78664242015-11-13 02:08:43 +0000329 * control for `synchronously` handling a S-EL1
330 * Interrupt which was triggered while executing
331 * in normal world. 'x0' contains a magic number
332 * which indicates this. TSPD expects control to
333 * be handed back at the end of interrupt
334 * processing. This is done through an SMC.
335 * The handover agreement is:
Achin Gupta76717892014-05-09 11:42:56 +0100336 *
337 * 1. PSTATE.DAIF are set upon entry. 'x1' has
338 * the ELR_EL3 from the non-secure state.
339 * 2. TSP has to preserve the callee saved
340 * general purpose registers, SP_EL1/EL0 and
341 * LR.
342 * 3. TSP has to preserve the system and vfp
343 * registers (if applicable).
344 * 4. TSP can use 'x0-x18' to enable its C
345 * runtime.
346 * 5. TSP returns to TSPD using an SMC with
Soby Mathewbec98512015-09-03 18:29:38 +0100347 * 'x0' = TSP_HANDLED_S_EL1_INTR
348 * ------------------------------------------------
Achin Gupta76717892014-05-09 11:42:56 +0100349 */
Soby Mathewbec98512015-09-03 18:29:38 +0100350func tsp_sel1_intr_entry
Achin Gupta76717892014-05-09 11:42:56 +0100351#if DEBUG
Soby Mathew78664242015-11-13 02:08:43 +0000352 mov_imm x2, TSP_HANDLE_SEL1_INTR_AND_RETURN
Achin Gupta76717892014-05-09 11:42:56 +0100353 cmp x0, x2
Soby Mathewbec98512015-09-03 18:29:38 +0100354 b.ne tsp_sel1_int_entry_panic
Achin Gupta76717892014-05-09 11:42:56 +0100355#endif
Soby Mathewbec98512015-09-03 18:29:38 +0100356 /*-------------------------------------------------
Achin Gupta76717892014-05-09 11:42:56 +0100357 * Save any previous context needed to perform
358 * an exception return from S-EL1 e.g. context
Soby Mathewbec98512015-09-03 18:29:38 +0100359 * from a previous Non secure Interrupt.
360 * Update statistics and handle the S-EL1
361 * interrupt before returning to the TSPD.
Achin Gupta76717892014-05-09 11:42:56 +0100362 * IRQ/FIQs are not enabled since that will
363 * complicate the implementation. Execution
364 * will be transferred back to the normal world
Soby Mathew78664242015-11-13 02:08:43 +0000365 * in any case. The handler can return 0
366 * if the interrupt was handled or TSP_PREEMPTED
367 * if the expected interrupt was preempted
368 * by an interrupt that should be handled in EL3
369 * e.g. Group 0 interrupt in GICv3. In both
370 * the cases switch to EL3 using SMC with id
371 * TSP_HANDLED_S_EL1_INTR. Any other return value
372 * from the handler will result in panic.
Soby Mathewbec98512015-09-03 18:29:38 +0100373 * ------------------------------------------------
Achin Gupta76717892014-05-09 11:42:56 +0100374 */
375 save_eret_context x2 x3
Soby Mathewbec98512015-09-03 18:29:38 +0100376 bl tsp_update_sync_sel1_intr_stats
377 bl tsp_common_int_handler
Soby Mathew78664242015-11-13 02:08:43 +0000378 /* Check if the S-EL1 interrupt has been handled */
379 cbnz x0, tsp_sel1_intr_check_preemption
380 b tsp_sel1_intr_return
381tsp_sel1_intr_check_preemption:
382 /* Check if the S-EL1 interrupt has been preempted */
383 mov_imm x1, TSP_PREEMPTED
384 cmp x0, x1
385 b.ne tsp_sel1_int_entry_panic
386tsp_sel1_intr_return:
387 mov_imm x0, TSP_HANDLED_S_EL1_INTR
Achin Gupta76717892014-05-09 11:42:56 +0100388 restore_eret_context x2 x3
Achin Gupta76717892014-05-09 11:42:56 +0100389 smc #0
390
Soby Mathew78664242015-11-13 02:08:43 +0000391 /* Should never reach here */
Soby Mathewbec98512015-09-03 18:29:38 +0100392tsp_sel1_int_entry_panic:
Jeenu Viswambharan68aef102016-11-30 15:21:11 +0000393 no_ret plat_panic_handler
Soby Mathewbec98512015-09-03 18:29:38 +0100394endfunc tsp_sel1_intr_entry
Achin Gupta76717892014-05-09 11:42:56 +0100395
396 /*---------------------------------------------
Achin Gupta7c88f3f2014-02-18 18:09:12 +0000397 * This entrypoint is used by the TSPD when this
398 * cpu resumes execution after an earlier
399 * CPU_SUSPEND psci call to ask the TSP to
400 * restore its saved context. In the current
401 * implementation, the TSPD saves and restores
402 * EL1 state so nothing is done here apart from
403 * acknowledging the request.
404 * ---------------------------------------------
405 */
Andrew Thoelke38bde412014-03-18 13:46:55 +0000406func tsp_cpu_resume_entry
Achin Gupta7c88f3f2014-02-18 18:09:12 +0000407 bl tsp_cpu_resume_main
408 restore_args_call_smc
Antonio Nino Diaz1f21bcf2016-02-01 13:57:25 +0000409
410 /* Should never reach here */
Jeenu Viswambharan68aef102016-11-30 15:21:11 +0000411 no_ret plat_panic_handler
Kévin Petita877c252015-03-24 14:03:57 +0000412endfunc tsp_cpu_resume_entry
Achin Gupta7c88f3f2014-02-18 18:09:12 +0000413
414 /*---------------------------------------------
415 * This entrypoint is used by the TSPD to ask
416 * the TSP to service a fast smc request.
417 * ---------------------------------------------
418 */
Andrew Thoelke38bde412014-03-18 13:46:55 +0000419func tsp_fast_smc_entry
Soby Mathew9f71f702014-05-09 20:49:17 +0100420 bl tsp_smc_handler
Achin Gupta7c88f3f2014-02-18 18:09:12 +0000421 restore_args_call_smc
Antonio Nino Diaz1f21bcf2016-02-01 13:57:25 +0000422
423 /* Should never reach here */
Jeenu Viswambharan68aef102016-11-30 15:21:11 +0000424 no_ret plat_panic_handler
Kévin Petita877c252015-03-24 14:03:57 +0000425endfunc tsp_fast_smc_entry
Achin Gupta7c88f3f2014-02-18 18:09:12 +0000426
Soby Mathew9f71f702014-05-09 20:49:17 +0100427 /*---------------------------------------------
428 * This entrypoint is used by the TSPD to ask
David Cunado28f69ab2017-04-05 11:34:03 +0100429 * the TSP to service a Yielding SMC request.
Soby Mathew9f71f702014-05-09 20:49:17 +0100430 * We will enable preemption during execution
431 * of tsp_smc_handler.
432 * ---------------------------------------------
433 */
David Cunado28f69ab2017-04-05 11:34:03 +0100434func tsp_yield_smc_entry
Soby Mathew9f71f702014-05-09 20:49:17 +0100435 msr daifclr, #DAIF_FIQ_BIT | DAIF_IRQ_BIT
436 bl tsp_smc_handler
437 msr daifset, #DAIF_FIQ_BIT | DAIF_IRQ_BIT
438 restore_args_call_smc
Antonio Nino Diaz1f21bcf2016-02-01 13:57:25 +0000439
440 /* Should never reach here */
Jeenu Viswambharan68aef102016-11-30 15:21:11 +0000441 no_ret plat_panic_handler
David Cunado28f69ab2017-04-05 11:34:03 +0100442endfunc tsp_yield_smc_entry
Douglas Raillardf2129652016-11-24 15:43:19 +0000443
444 /*---------------------------------------------------------------------
David Cunado28f69ab2017-04-05 11:34:03 +0100445 * This entrypoint is used by the TSPD to abort a pre-empted Yielding
Douglas Raillardf2129652016-11-24 15:43:19 +0000446 * SMC. It could be on behalf of non-secure world or because a CPU
447 * suspend/CPU off request needs to abort the preempted SMC.
448 * --------------------------------------------------------------------
449 */
David Cunado28f69ab2017-04-05 11:34:03 +0100450func tsp_abort_yield_smc_entry
Douglas Raillardf2129652016-11-24 15:43:19 +0000451
452 /*
453 * Exceptions masking is already done by the TSPD when entering this
454 * hook so there is no need to do it here.
455 */
456
457 /* Reset the stack used by the pre-empted SMC */
458 bl plat_set_my_stack
459
460 /*
461 * Allow some cleanup such as releasing locks.
462 */
463 bl tsp_abort_smc_handler
464
465 restore_args_call_smc
466
467 /* Should never reach here */
468 bl plat_panic_handler
David Cunado28f69ab2017-04-05 11:34:03 +0100469endfunc tsp_abort_yield_smc_entry