blob: cc82ddb14c1e9940b5a311e998a4a829f46042bf [file] [log] [blame]
Soby Mathew327548c2017-07-13 15:19:51 +01001/*
Madhukar Pappireddye4f708d2024-08-05 16:50:35 -05002 * Copyright (c) 2017-2024, Arm Limited and Contributors. All rights reserved.
Soby Mathew327548c2017-07-13 15:19:51 +01003 *
4 * SPDX-License-Identifier: BSD-3-Clause
5 */
6
7/*
8 * Driver for implementation defined features that are identical in ARM GICv3
9* implementations (GIC-500 and GIC-600 for now). This driver only overrides
10* APIs that are different to those generic ones in GICv3 driver.
11 */
12
Soby Mathew327548c2017-07-13 15:19:51 +010013#include <assert.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000014
15#include <arch_helpers.h>
16#include <drivers/arm/arm_gicv3_common.h>
17#include <drivers/arm/gicv3.h>
Soby Mathew327548c2017-07-13 15:19:51 +010018
19#include "gicv3_private.h"
Soby Mathew327548c2017-07-13 15:19:51 +010020
21/*
22 * Flush the internal GIC cache of the LPIs pending tables to memory before
23 * saving the state of the Redistributor. This is required before powering off
24 * the GIC when the pending status must be preserved.
25 * `rdist_proc_num` is the processor number corresponding to the Redistributor of the
26 * current CPU.
27 */
28void arm_gicv3_distif_pre_save(unsigned int rdist_proc_num)
29{
30 uintptr_t gicr_base = 0;
Madhukar Pappireddye4f708d2024-08-05 16:50:35 -050031 unsigned int typer_reg;
Soby Mathew327548c2017-07-13 15:19:51 +010032
33 assert(gicv3_driver_data);
34 assert(gicv3_driver_data->rdistif_base_addrs);
Madhukar Pappireddye4f708d2024-08-05 16:50:35 -050035 assert(gicv3_driver_data->gicd_base != 0U);
Soby Mathew327548c2017-07-13 15:19:51 +010036
Madhukar Pappireddye4f708d2024-08-05 16:50:35 -050037 typer_reg = gicd_read_typer(gicv3_driver_data->gicd_base);
Soby Mathew327548c2017-07-13 15:19:51 +010038 /*
39 * The GICR_WAKER.Sleep bit should be set only when both
40 * GICR_WAKER.ChildrenAsleep and GICR_WAKER.ProcessorSleep are set on
41 * all the Redistributors.
42 */
43 for (unsigned int i = 0; i < gicv3_driver_data->rdistif_num; i++) {
44 gicr_base = gicv3_driver_data->rdistif_base_addrs[i];
45 assert(gicr_base);
46 assert(gicr_read_waker(gicr_base) & WAKER_CA_BIT);
47 assert(gicr_read_waker(gicr_base) & WAKER_PS_BIT);
48 }
49
50 gicr_base = gicv3_driver_data->rdistif_base_addrs[rdist_proc_num];
51 /*
52 * According to the TRM, there is only one instance of the
53 * GICR_WAKER.Sleep and GICR_WAKER.Quiescent bits that can be accessed
54 * through any of the Redistributor.
55 */
56
57 /*
58 * Set GICR_WAKER.Sleep
59 * After this point, the system must be configured so that the
60 * wake_request signals for the right cores are asserted when a wakeup
61 * interrupt is detected. The GIC will not be able to do that anymore
62 * when the GICR_WAKER.Sleep bit is set to 1.
63 */
64 gicr_write_waker(gicr_base, gicr_read_waker(gicr_base) | WAKER_SL_BIT);
65
Madhukar Pappireddye4f708d2024-08-05 16:50:35 -050066 /*
67 * If LPIs are supported, wait until the GICR_WAKER.Quiescent bit is
68 * set.
69 */
70 if ((typer_reg & TYPER_LPIS) != 0U) {
71 while (!(gicr_read_waker(gicr_base) & WAKER_QSC_BIT))
72 ;
73 }
Soby Mathew327548c2017-07-13 15:19:51 +010074}
75
76/*
77 * Allow the LPIs pending state to be read back from the tables in memory after
78 * having restored the state of the GIC Redistributor.
79 */
80void arm_gicv3_distif_post_restore(unsigned int rdist_proc_num)
81{
82 uintptr_t gicr_base;
83
84 assert(gicv3_driver_data);
85 assert(gicv3_driver_data->rdistif_base_addrs);
86
87 /*
88 * According to the TRM, there is only one instance of the
89 * GICR_WAKER.Sleep and GICR_WAKER.Quiescent bits that can be accessed
90 * through any of the Redistributor.
91 */
92 gicr_base = gicv3_driver_data->rdistif_base_addrs[rdist_proc_num];
93 assert(gicr_base);
94
95 /*
Derek Basehore45bcb6e2018-01-23 15:49:17 -080096 * If the GIC had power removed, the GICR_WAKER state will be reset.
97 * Since the GICR_WAKER.Sleep and GICR_WAKER.Quiescent bits are cleared,
98 * we can exit early. This also prevents the following assert from
99 * erroneously triggering.
100 */
101 if (!(gicr_read_waker(gicr_base) & WAKER_SL_BIT))
102 return;
103
104 /*
Soby Mathew327548c2017-07-13 15:19:51 +0100105 * Writes to GICR_WAKER.Sleep bit are ignored if GICR_WAKER.Quiescent
106 * bit is not set. We should be alright on power on path, therefore
107 * coming out of sleep and Quiescent should be set, but we assert in
108 * case.
109 */
110 assert(gicr_read_waker(gicr_base) & WAKER_QSC_BIT);
111
112 /* Clear GICR_WAKER.Sleep */
113 gicr_write_waker(gicr_base, gicr_read_waker(gicr_base) & ~WAKER_SL_BIT);
114
115 /*
116 * We don't know if the effects of setting GICR_WAKER.Sleep bit is
117 * instantaneous, so we wait until the interface is not Quiescent
118 * anymore.
119 */
120 while (gicr_read_waker(gicr_base) & WAKER_QSC_BIT)
121 ;
122}
123