Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 1 | /* |
Vikram Kanigiri | fbb1301 | 2016-02-15 11:54:14 +0000 | [diff] [blame] | 2 | * Copyright (c) 2015-2016, ARM Limited and Contributors. All rights reserved. |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 3 | * |
| 4 | * Redistribution and use in source and binary forms, with or without |
| 5 | * modification, are permitted provided that the following conditions are met: |
| 6 | * |
| 7 | * Redistributions of source code must retain the above copyright notice, this |
| 8 | * list of conditions and the following disclaimer. |
| 9 | * |
| 10 | * Redistributions in binary form must reproduce the above copyright notice, |
| 11 | * this list of conditions and the following disclaimer in the documentation |
| 12 | * and/or other materials provided with the distribution. |
| 13 | * |
| 14 | * Neither the name of ARM nor the names of its contributors may be used |
| 15 | * to endorse or promote products derived from this software without specific |
| 16 | * prior written permission. |
| 17 | * |
| 18 | * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS" |
| 19 | * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE |
| 20 | * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE |
| 21 | * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE |
| 22 | * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR |
| 23 | * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF |
| 24 | * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS |
| 25 | * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN |
| 26 | * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) |
| 27 | * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE |
| 28 | * POSSIBILITY OF SUCH DAMAGE. |
| 29 | */ |
| 30 | |
| 31 | #include <arch.h> |
| 32 | #include <arm_def.h> |
| 33 | #include <bl_common.h> |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 34 | #include <console.h> |
| 35 | #include <platform_def.h> |
| 36 | #include <plat_arm.h> |
Juan Castillo | b6132f1 | 2015-10-06 14:01:35 +0100 | [diff] [blame] | 37 | #include <sp805.h> |
Sandrine Bailleux | 28ee10f | 2016-06-15 15:44:27 +0100 | [diff] [blame] | 38 | #include <utils.h> |
| 39 | #include <xlat_tables.h> |
Sandrine Bailleux | d7c4750 | 2015-10-02 09:32:35 +0100 | [diff] [blame] | 40 | #include "../../../bl1/bl1_private.h" |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 41 | |
| 42 | |
| 43 | #if USE_COHERENT_MEM |
| 44 | /* |
| 45 | * The next 2 constants identify the extents of the coherent memory region. |
| 46 | * These addresses are used by the MMU setup code and therefore they must be |
| 47 | * page-aligned. It is the responsibility of the linker script to ensure that |
| 48 | * __COHERENT_RAM_START__ and __COHERENT_RAM_END__ linker symbols refer to |
| 49 | * page-aligned addresses. |
| 50 | */ |
| 51 | #define BL1_COHERENT_RAM_BASE (unsigned long)(&__COHERENT_RAM_START__) |
| 52 | #define BL1_COHERENT_RAM_LIMIT (unsigned long)(&__COHERENT_RAM_END__) |
| 53 | #endif |
| 54 | |
| 55 | |
| 56 | /* Weak definitions may be overridden in specific ARM standard platform */ |
| 57 | #pragma weak bl1_early_platform_setup |
| 58 | #pragma weak bl1_plat_arch_setup |
| 59 | #pragma weak bl1_platform_setup |
| 60 | #pragma weak bl1_plat_sec_mem_layout |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 61 | |
| 62 | |
| 63 | /* Data structure which holds the extents of the trusted SRAM for BL1*/ |
| 64 | static meminfo_t bl1_tzram_layout; |
| 65 | |
| 66 | meminfo_t *bl1_plat_sec_mem_layout(void) |
| 67 | { |
| 68 | return &bl1_tzram_layout; |
| 69 | } |
| 70 | |
| 71 | /******************************************************************************* |
| 72 | * BL1 specific platform actions shared between ARM standard platforms. |
| 73 | ******************************************************************************/ |
| 74 | void arm_bl1_early_platform_setup(void) |
| 75 | { |
| 76 | const size_t bl1_size = BL1_RAM_LIMIT - BL1_RAM_BASE; |
| 77 | |
Juan Castillo | b6132f1 | 2015-10-06 14:01:35 +0100 | [diff] [blame] | 78 | #if !ARM_DISABLE_TRUSTED_WDOG |
| 79 | /* Enable watchdog */ |
| 80 | sp805_start(ARM_SP805_TWDG_BASE, ARM_TWDG_LOAD_VAL); |
| 81 | #endif |
| 82 | |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 83 | /* Initialize the console to provide early debug support */ |
| 84 | console_init(PLAT_ARM_BOOT_UART_BASE, PLAT_ARM_BOOT_UART_CLK_IN_HZ, |
| 85 | ARM_CONSOLE_BAUDRATE); |
| 86 | |
| 87 | /* Allow BL1 to see the whole Trusted RAM */ |
| 88 | bl1_tzram_layout.total_base = ARM_BL_RAM_BASE; |
| 89 | bl1_tzram_layout.total_size = ARM_BL_RAM_SIZE; |
| 90 | |
| 91 | /* Calculate how much RAM BL1 is using and how much remains free */ |
| 92 | bl1_tzram_layout.free_base = ARM_BL_RAM_BASE; |
| 93 | bl1_tzram_layout.free_size = ARM_BL_RAM_SIZE; |
| 94 | reserve_mem(&bl1_tzram_layout.free_base, |
| 95 | &bl1_tzram_layout.free_size, |
| 96 | BL1_RAM_BASE, |
| 97 | bl1_size); |
| 98 | } |
| 99 | |
| 100 | void bl1_early_platform_setup(void) |
| 101 | { |
| 102 | arm_bl1_early_platform_setup(); |
| 103 | |
| 104 | /* |
Vikram Kanigiri | fbb1301 | 2016-02-15 11:54:14 +0000 | [diff] [blame] | 105 | * Initialize Interconnect for this cluster during cold boot. |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 106 | * No need for locks as no other CPU is active. |
| 107 | */ |
Vikram Kanigiri | fbb1301 | 2016-02-15 11:54:14 +0000 | [diff] [blame] | 108 | plat_arm_interconnect_init(); |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 109 | /* |
Vikram Kanigiri | fbb1301 | 2016-02-15 11:54:14 +0000 | [diff] [blame] | 110 | * Enable Interconnect coherency for the primary CPU's cluster. |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 111 | */ |
Vikram Kanigiri | fbb1301 | 2016-02-15 11:54:14 +0000 | [diff] [blame] | 112 | plat_arm_interconnect_enter_coherency(); |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 113 | } |
| 114 | |
| 115 | /****************************************************************************** |
| 116 | * Perform the very early platform specific architecture setup shared between |
| 117 | * ARM standard platforms. This only does basic initialization. Later |
| 118 | * architectural setup (bl1_arch_setup()) does not do anything platform |
| 119 | * specific. |
| 120 | *****************************************************************************/ |
| 121 | void arm_bl1_plat_arch_setup(void) |
| 122 | { |
Sandrine Bailleux | 4a1267a | 2016-05-18 16:11:47 +0100 | [diff] [blame] | 123 | arm_setup_page_tables(bl1_tzram_layout.total_base, |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 124 | bl1_tzram_layout.total_size, |
Sandrine Bailleux | ecdc4d3 | 2016-07-08 14:38:16 +0100 | [diff] [blame] | 125 | BL_CODE_BASE, |
| 126 | BL1_CODE_LIMIT, |
| 127 | BL1_RO_DATA_BASE, |
| 128 | BL1_RO_DATA_LIMIT |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 129 | #if USE_COHERENT_MEM |
| 130 | , BL1_COHERENT_RAM_BASE, |
| 131 | BL1_COHERENT_RAM_LIMIT |
| 132 | #endif |
| 133 | ); |
Sandrine Bailleux | 4a1267a | 2016-05-18 16:11:47 +0100 | [diff] [blame] | 134 | enable_mmu_el3(0); |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 135 | } |
| 136 | |
| 137 | void bl1_plat_arch_setup(void) |
| 138 | { |
| 139 | arm_bl1_plat_arch_setup(); |
| 140 | } |
| 141 | |
| 142 | /* |
| 143 | * Perform the platform specific architecture setup shared between |
| 144 | * ARM standard platforms. |
| 145 | */ |
| 146 | void arm_bl1_platform_setup(void) |
| 147 | { |
| 148 | /* Initialise the IO layer and register platform IO devices */ |
| 149 | plat_arm_io_setup(); |
| 150 | } |
| 151 | |
| 152 | void bl1_platform_setup(void) |
| 153 | { |
| 154 | arm_bl1_platform_setup(); |
| 155 | } |
| 156 | |
Sandrine Bailleux | 03897bb | 2015-11-26 16:31:34 +0000 | [diff] [blame] | 157 | void bl1_plat_prepare_exit(entry_point_info_t *ep_info) |
| 158 | { |
Juan Castillo | b6132f1 | 2015-10-06 14:01:35 +0100 | [diff] [blame] | 159 | #if !ARM_DISABLE_TRUSTED_WDOG |
| 160 | /* Disable watchdog before leaving BL1 */ |
| 161 | sp805_stop(ARM_SP805_TWDG_BASE); |
| 162 | #endif |
| 163 | |
Sandrine Bailleux | 03897bb | 2015-11-26 16:31:34 +0000 | [diff] [blame] | 164 | #ifdef EL3_PAYLOAD_BASE |
| 165 | /* |
| 166 | * Program the EL3 payload's entry point address into the CPUs mailbox |
| 167 | * in order to release secondary CPUs from their holding pen and make |
| 168 | * them jump there. |
| 169 | */ |
| 170 | arm_program_trusted_mailbox(ep_info->pc); |
| 171 | dsbsy(); |
| 172 | sev(); |
| 173 | #endif |
| 174 | } |