blob: 1b818f5ebf49fdee8be9a9cb58f79190d4ad1195 [file] [log] [blame]
Achin Gupta4f6ad662013-10-25 09:08:21 +01001/*
Dan Handleye83b0ca2014-01-14 18:17:09 +00002 * Copyright (c) 2013-2014, ARM Limited and Contributors. All rights reserved.
Achin Gupta4f6ad662013-10-25 09:08:21 +01003 *
4 * Redistribution and use in source and binary forms, with or without
5 * modification, are permitted provided that the following conditions are met:
6 *
7 * Redistributions of source code must retain the above copyright notice, this
8 * list of conditions and the following disclaimer.
9 *
10 * Redistributions in binary form must reproduce the above copyright notice,
11 * this list of conditions and the following disclaimer in the documentation
12 * and/or other materials provided with the distribution.
13 *
14 * Neither the name of ARM nor the names of its contributors may be used
15 * to endorse or promote products derived from this software without specific
16 * prior written permission.
17 *
18 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
19 * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
20 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
21 * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE
22 * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
23 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
24 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
25 * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
26 * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
27 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
28 * POSSIBILITY OF SUCH DAMAGE.
29 */
30
31#include <platform.h>
32
33OUTPUT_FORMAT(PLATFORM_LINKER_FORMAT)
34OUTPUT_ARCH(PLATFORM_LINKER_ARCH)
Jeenu Viswambharan2a30a752014-03-11 11:06:45 +000035ENTRY(bl31_entrypoint)
Achin Gupta4f6ad662013-10-25 09:08:21 +010036
37
38MEMORY {
Achin Gupta4f6ad662013-10-25 09:08:21 +010039 RAM (rwx): ORIGIN = TZRAM_BASE, LENGTH = TZRAM_SIZE
40}
41
42
43SECTIONS
44{
Sandrine Bailleux8d69a032013-11-27 09:38:52 +000045 . = BL31_BASE;
46 ASSERT(. == ALIGN(4096),
47 "BL31_BASE address is not aligned on a page boundary.")
Achin Gupta4f6ad662013-10-25 09:08:21 +010048
Sandrine Bailleux8d69a032013-11-27 09:38:52 +000049 ro . : {
50 __RO_START__ = .;
Andrew Thoelkee01ea342014-03-18 07:13:52 +000051 *bl31_entrypoint.o(.text*)
52 *(.text*)
Sandrine Bailleux8d69a032013-11-27 09:38:52 +000053 *(.rodata*)
Achin Gupta7421b462014-02-01 18:53:26 +000054
Andrew Thoelkee01ea342014-03-18 07:13:52 +000055 /* Ensure 8-byte alignment for descriptors and ensure inclusion */
Achin Gupta7421b462014-02-01 18:53:26 +000056 . = ALIGN(8);
57 __RT_SVC_DESCS_START__ = .;
Andrew Thoelkee01ea342014-03-18 07:13:52 +000058 KEEP(*(rt_svc_descs))
Achin Gupta7421b462014-02-01 18:53:26 +000059 __RT_SVC_DESCS_END__ = .;
60
Achin Guptab739f222014-01-18 16:50:09 +000061 *(.vectors)
Sandrine Bailleux8d69a032013-11-27 09:38:52 +000062 __RO_END_UNALIGNED__ = .;
63 /*
64 * Memory page(s) mapped to this section will be marked as read-only,
65 * executable. No RW data from the next section must creep in.
66 * Ensure the rest of the current memory page is unused.
67 */
68 . = NEXT(4096);
69 __RO_END__ = .;
Achin Gupta4f6ad662013-10-25 09:08:21 +010070 } >RAM
71
Sandrine Bailleux8d69a032013-11-27 09:38:52 +000072 .data . : {
73 __DATA_START__ = .;
Andrew Thoelkee01ea342014-03-18 07:13:52 +000074 *(.data*)
Sandrine Bailleux8d69a032013-11-27 09:38:52 +000075 __DATA_END__ = .;
Achin Gupta4f6ad662013-10-25 09:08:21 +010076 } >RAM
77
Sandrine Bailleux8d69a032013-11-27 09:38:52 +000078 stacks (NOLOAD) : {
79 __STACKS_START__ = .;
80 *(tzfw_normal_stacks)
81 __STACKS_END__ = .;
Achin Gupta4f6ad662013-10-25 09:08:21 +010082 } >RAM
83
Sandrine Bailleux8d69a032013-11-27 09:38:52 +000084 /*
85 * The .bss section gets initialised to 0 at runtime.
86 * Its base address must be 16-byte aligned.
87 */
88 .bss : ALIGN(16) {
89 __BSS_START__ = .;
Andrew Thoelkee01ea342014-03-18 07:13:52 +000090 *(.bss*)
Achin Gupta4f6ad662013-10-25 09:08:21 +010091 *(COMMON)
Sandrine Bailleux8d69a032013-11-27 09:38:52 +000092 __BSS_END__ = .;
Achin Gupta4f6ad662013-10-25 09:08:21 +010093 } >RAM
94
Sandrine Bailleux8d69a032013-11-27 09:38:52 +000095 /*
Jeenu Viswambharan97cc9ee2014-02-24 15:20:28 +000096 * The xlat_table section is for full, aligned page tables (4K).
Achin Guptaa0cd9892014-02-09 13:30:38 +000097 * Removing them from .bss avoids forcing 4K alignment on
98 * the .bss section and eliminates the unecessary zero init
99 */
100 xlat_table (NOLOAD) : {
101 *(xlat_table)
102 } >RAM
103
104 /*
Sandrine Bailleux8d69a032013-11-27 09:38:52 +0000105 * The base address of the coherent memory section must be page-aligned (4K)
106 * to guarantee that the coherent data are stored on their own pages and
107 * are not mixed with normal data. This is required to set up the correct
108 * memory attributes for the coherent data page tables.
109 */
110 coherent_ram (NOLOAD) : ALIGN(4096) {
111 __COHERENT_RAM_START__ = .;
112 *(tzfw_coherent_mem)
113 __COHERENT_RAM_END_UNALIGNED__ = .;
114 /*
115 * Memory page(s) mapped to this section will be marked
116 * as device memory. No other unexpected data must creep in.
117 * Ensure the rest of the current memory page is unused.
118 */
119 . = NEXT(4096);
120 __COHERENT_RAM_END__ = .;
Achin Gupta4f6ad662013-10-25 09:08:21 +0100121 } >RAM
Achin Gupta4f6ad662013-10-25 09:08:21 +0100122
Sandrine Bailleux8d69a032013-11-27 09:38:52 +0000123 __BL31_END__ = .;
Achin Gupta4f6ad662013-10-25 09:08:21 +0100124
Sandrine Bailleux8d69a032013-11-27 09:38:52 +0000125 __BSS_SIZE__ = SIZEOF(.bss);
126 __COHERENT_RAM_UNALIGNED_SIZE__ =
127 __COHERENT_RAM_END_UNALIGNED__ - __COHERENT_RAM_START__;
Achin Gupta4f6ad662013-10-25 09:08:21 +0100128
Sandrine Bailleux8d69a032013-11-27 09:38:52 +0000129 ASSERT(. <= BL2_BASE, "BL31 image overlaps BL2 image.")
Achin Gupta4f6ad662013-10-25 09:08:21 +0100130}