blob: 867d9add9497246b78f78d1f6c4ff7e240b9f011 [file] [log] [blame]
Tony Xief6118cc2016-01-15 17:17:32 +08001/*
2 * Copyright (c) 2014-2016, ARM Limited and Contributors. All rights reserved.
3 *
dp-armfa3cf0b2017-05-03 09:38:09 +01004 * SPDX-License-Identifier: BSD-3-Clause
Tony Xief6118cc2016-01-15 17:17:32 +08005 */
6
7#ifndef __PLAT_PRIVATE_H__
8#define __PLAT_PRIVATE_H__
9
10#ifndef __ASSEMBLY__
11#include <mmio.h>
12#include <stdint.h>
13#include <xlat_tables.h>
Tony Xie42e113e2016-07-16 11:16:51 +080014#include <psci.h>
Tony Xief6118cc2016-01-15 17:17:32 +080015
Caesar Wangd90f43e2016-10-11 09:36:00 +080016#define __sramdata __attribute__((section(".sram.data")))
17#define __sramconst __attribute__((section(".sram.rodata")))
18#define __sramfunc __attribute__((section(".sram.text"))) \
19 __attribute__((noinline))
20
21extern uint32_t __bl31_sram_text_start, __bl31_sram_text_end;
22extern uint32_t __bl31_sram_data_start, __bl31_sram_data_end;
Xing Zheng93280b72016-10-26 21:25:26 +080023extern uint32_t __sram_incbin_start, __sram_incbin_end;
Caesar Wangd90f43e2016-10-11 09:36:00 +080024
Tony Xief6118cc2016-01-15 17:17:32 +080025
26/******************************************************************************
27 * The register have write-mask bits, it is mean, if you want to set the bits,
28 * you needs set the write-mask bits at the same time,
29 * The write-mask bits is in high 16-bits.
30 * The fllowing macro definition helps access write-mask bits reg efficient!
31 ******************************************************************************/
32#define REG_MSK_SHIFT 16
33
Tony Xief6118cc2016-01-15 17:17:32 +080034#ifndef WMSK_BIT
35#define WMSK_BIT(nr) BIT((nr) + REG_MSK_SHIFT)
36#endif
37
38/* set one bit with write mask */
39#ifndef BIT_WITH_WMSK
40#define BIT_WITH_WMSK(nr) (BIT(nr) | WMSK_BIT(nr))
41#endif
42
43#ifndef BITS_SHIFT
44#define BITS_SHIFT(bits, shift) (bits << (shift))
45#endif
46
47#ifndef BITS_WITH_WMASK
Caesar Wang59e41b52016-04-10 14:11:07 +080048#define BITS_WITH_WMASK(bits, msk, shift)\
Tony Xief6118cc2016-01-15 17:17:32 +080049 (BITS_SHIFT(bits, shift) | BITS_SHIFT(msk, (shift + REG_MSK_SHIFT)))
50#endif
51
52/******************************************************************************
53 * Function and variable prototypes
54 *****************************************************************************/
55void plat_configure_mmu_el3(unsigned long total_base,
56 unsigned long total_size,
57 unsigned long,
58 unsigned long,
59 unsigned long,
60 unsigned long);
61
62void plat_cci_init(void);
63void plat_cci_enable(void);
64void plat_cci_disable(void);
65
66void plat_delay_timer_init(void);
67
Caesar Wang3e3c5b02016-05-25 19:03:04 +080068void params_early_setup(void *plat_params_from_bl2);
69
Tony Xief6118cc2016-01-15 17:17:32 +080070void plat_rockchip_gic_driver_init(void);
71void plat_rockchip_gic_init(void);
72void plat_rockchip_gic_cpuif_enable(void);
73void plat_rockchip_gic_cpuif_disable(void);
74void plat_rockchip_gic_pcpu_init(void);
75
76void plat_rockchip_pmusram_prepare(void);
77void plat_rockchip_pmu_init(void);
78void plat_rockchip_soc_init(void);
Tony Xie42e113e2016-07-16 11:16:51 +080079uintptr_t plat_get_sec_entrypoint(void);
Tony Xief6118cc2016-01-15 17:17:32 +080080
Caesar Wang59e41b52016-04-10 14:11:07 +080081void platform_cpu_warmboot(void);
82
Caesar Wangef180072016-09-10 02:43:15 +080083struct gpio_info *plat_get_rockchip_gpio_reset(void);
84struct gpio_info *plat_get_rockchip_gpio_poweroff(void);
85struct gpio_info *plat_get_rockchip_suspend_gpio(uint32_t *count);
Caesar Wang5045a1c2016-09-10 02:47:53 +080086struct apio_info *plat_get_rockchip_suspend_apio(void);
Caesar Wang038f6aa2016-05-25 19:21:43 +080087void plat_rockchip_gpio_init(void);
88
tony.xie422d51c2017-03-01 11:05:17 +080089int rockchip_soc_cores_pwr_dm_on(unsigned long mpidr, uint64_t entrypoint);
90int rockchip_soc_hlvl_pwr_dm_off(uint32_t lvl,
91 plat_local_state_t lvl_state);
92int rockchip_soc_cores_pwr_dm_off(void);
93int rockchip_soc_sys_pwr_dm_suspend(void);
94int rockchip_soc_cores_pwr_dm_suspend(void);
95int rockchip_soc_hlvl_pwr_dm_suspend(uint32_t lvl,
96 plat_local_state_t lvl_state);
97int rockchip_soc_hlvl_pwr_dm_on_finish(uint32_t lvl,
98 plat_local_state_t lvl_state);
99int rockchip_soc_cores_pwr_dm_on_finish(void);
100int rockchip_soc_sys_pwr_dm_resume(void);
101
102int rockchip_soc_hlvl_pwr_dm_resume(uint32_t lvl,
103 plat_local_state_t lvl_state);
104int rockchip_soc_cores_pwr_dm_resume(void);
105void __dead2 rockchip_soc_soft_reset(void);
106void __dead2 rockchip_soc_system_off(void);
107void __dead2 rockchip_soc_cores_pd_pwr_dn_wfi(
108 const psci_power_state_t *target_state);
109void __dead2 rockchip_soc_sys_pd_pwr_dn_wfi(void);
110
Tony Xief6118cc2016-01-15 17:17:32 +0800111extern const unsigned char rockchip_power_domain_tree_desc[];
112
113extern void *pmu_cpuson_entrypoint_start;
114extern void *pmu_cpuson_entrypoint_end;
115extern uint64_t cpuson_entry_point[PLATFORM_CORE_COUNT];
116extern uint32_t cpuson_flags[PLATFORM_CORE_COUNT];
117
118extern const mmap_region_t plat_rk_mmap[];
Caesar Wangd90f43e2016-10-11 09:36:00 +0800119
120void rockchip_plat_sram_mmu_el3(void);
121void plat_rockchip_mem_prepare(void);
122
Tony Xief6118cc2016-01-15 17:17:32 +0800123#endif /* __ASSEMBLY__ */
124
Tony Xie42e113e2016-07-16 11:16:51 +0800125/******************************************************************************
126 * cpu up status
127 * The bits of macro value is not more than 12 bits for cmp instruction!
128 ******************************************************************************/
129#define PMU_CPU_HOTPLUG 0xf00
130#define PMU_CPU_AUTO_PWRDN 0xf0
131#define PMU_CLST_RET 0xa5
Tony Xief6118cc2016-01-15 17:17:32 +0800132
133#endif /* __PLAT_PRIVATE_H__ */