blob: 5cdce89c23837c6b45bddfc1abb9e163aaa88811 [file] [log] [blame]
Bipin Ravi4da1b0b2021-03-16 15:20:58 -05001/*
Bipin Ravie0b52cc2023-01-18 11:03:21 -06002 * Copyright (c) 2021-2023, Arm Limited. All rights reserved.
Bipin Ravi4da1b0b2021-03-16 15:20:58 -05003 *
4 * SPDX-License-Identifier: BSD-3-Clause
5 */
6
7#include <arch.h>
8#include <asm_macros.S>
9#include <common/bl_common.h>
10#include <cortex_a78c.h>
11#include <cpu_macros.S>
12#include <plat_macros.S>
Bipin Ravieb4d12b2022-03-12 01:58:02 -060013#include "wa_cve_2022_23960_bhb_vector.S"
Bipin Ravi4da1b0b2021-03-16 15:20:58 -050014
15/* Hardware handled coherency */
16#if HW_ASSISTED_COHERENCY == 0
17#error "cortex_a78c must be compiled with HW_ASSISTED_COHERENCY enabled"
18#endif
19
Akram Ahmaddbff7cf2022-07-19 14:38:46 +010020/* --------------------------------------------------
Akram Ahmadfbc1edb2022-09-06 11:23:25 +010021 * Errata Workaround for Cortex A78C Erratum 2376749.
22 * This applies to revision r0p1 and r0p2 of the A78C
23 * and is currently open. It is a Cat B erratum.
24 * Inputs:
25 * x0: variant[4:7] and revision[0:3] of current cpu.
26 * Shall clobber: x0-x4, x17
27 * --------------------------------------------------
28 */
29func errata_a78c_2376749_wa
30 /* Check revision */
31 mov x17, x30
32 bl check_errata_2376749
33 cbz x0, 1f
34 /* Set CPUACTLR2_EL1[0] to 1. */
35 mrs x1, CORTEX_A78C_CPUACTLR2_EL1
36 orr x1, x1, #CORTEX_A78C_CPUACTLR2_EL1_BIT_0
37 msr CORTEX_A78C_CPUACTLR2_EL1, x1
381:
39 ret x17
40endfunc errata_a78c_2376749_wa
41
42func check_errata_2376749
43 /* Applies to r0p1 and r0p2*/
44 mov x1, #0x01
45 mov x2, #0x02
46 b cpu_rev_var_range
47endfunc check_errata_2376749
48
49/* --------------------------------------------------
Akram Ahmaddbff7cf2022-07-19 14:38:46 +010050 * Errata Workaround for Cortex A78C Erratum 2395411.
51 * This applies to revision r0p1 and r0p2 of the A78C
52 * and is currently open. It is a Cat B erratum.
53 * Inputs:
54 * x0: variant[4:7] and revision[0:3] of current cpu.
55 * Shall clobber: x0-x4, x17
56 * --------------------------------------------------
57 */
58func errata_a78c_2395411_wa
59 /* Check revision. */
60 mov x17, x30
61 bl check_errata_2395411
62 cbz x0, 1f
63
64 /* Set CPUACTRL2_EL1[40] to 1. */
65 mrs x1, CORTEX_A78C_CPUACTLR2_EL1
66 orr x1, x1, #CORTEX_A78C_CPUACTLR2_EL1_BIT_40
67 msr CORTEX_A78C_CPUACTLR2_EL1, x1
681:
69 ret x17
70endfunc errata_a78c_2395411_wa
71
72func check_errata_2395411
73 /* Applies to r0p1 and r0p2 */
74 mov x1, #0x01
75 mov x2, #0x02
76 b cpu_rev_var_range
77endfunc check_errata_2395411
78
Bipin Ravieb4d12b2022-03-12 01:58:02 -060079#if WORKAROUND_CVE_2022_23960
80 wa_cve_2022_23960_bhb_vector_table CORTEX_A78C_BHB_LOOP_COUNT, cortex_a78c
81#endif /* WORKAROUND_CVE_2022_23960 */
82
laurenw-arm4dc18872022-07-12 10:43:52 -050083/* --------------------------------------------------
84 * Errata Workaround for A78C Erratum 2132064.
85 * This applies to revisions r0p1 and r0p2 of A78C
86 * and is still open.
87 * Inputs:
88 * x0: variant[4:7] and revision[0:3] of current cpu.
89 * Shall clobber: x0-x17
90 * --------------------------------------------------
91 */
92func errata_a78c_2132064_wa
93 /* Compare x0 against revisions r0p0 - r0p1 */
94 mov x17, x30
95 bl check_errata_2132064
96 cbz x0, 1f
97
98 /* --------------------------------------------------------
99 * Place the data prefetcher in the most conservative mode
100 * to reduce prefetches by writing the following bits to
101 * the value indicated: ecltr[7:6], PF_MODE = 2'b11
102 * --------------------------------------------------------
103 */
104 mrs x0, CORTEX_A78C_CPUECTLR_EL1
Akram Ahmaddbff7cf2022-07-19 14:38:46 +0100105 orr x0, x0, #CORTEX_A78C_CPUECTLR_EL1_BIT_6
106 orr x0, x0, #CORTEX_A78C_CPUECTLR_EL1_BIT_7
laurenw-arm4dc18872022-07-12 10:43:52 -0500107 msr CORTEX_A78C_CPUECTLR_EL1, x0
108 isb
1091:
110 ret x17
111endfunc errata_a78c_2132064_wa
112
113func check_errata_2132064
114 /* Applies to revisions r0p1 and r0p2. */
115 mov x1, #CPU_REV(0, 1)
116 mov x2, #CPU_REV(0, 2)
117 b cpu_rev_var_range
118endfunc check_errata_2132064
119
Bipin Ravie0b52cc2023-01-18 11:03:21 -0600120/* ----------------------------------------------------------
Bipin Ravi9c36e122022-07-15 17:20:16 -0500121 * Errata Workaround for A78C Erratum 2242638.
122 * This applies to revisions r0p1 and r0p2 of the Cortex A78C
123 * processor and is still open.
124 * x0: variant[4:7] and revision[0:3] of current cpu.
125 * Shall clobber: x0-x17
Bipin Ravie0b52cc2023-01-18 11:03:21 -0600126 * ----------------------------------------------------------
Bipin Ravi9c36e122022-07-15 17:20:16 -0500127 */
128func errata_a78c_2242638_wa
129 /* Compare x0 against revisions r0p1 - r0p2 */
130 mov x17, x30
131 bl check_errata_2242638
132 cbz x0, 1f
133
134 ldr x0, =0x5
135 msr CORTEX_A78C_IMP_CPUPSELR_EL3, x0
136 ldr x0, =0x10F600E000
137 msr CORTEX_A78C_IMP_CPUPOR_EL3, x0
138 ldr x0, =0x10FF80E000
139 msr CORTEX_A78C_IMP_CPUPMR_EL3, x0
140 ldr x0, =0x80000000003FF
141 msr CORTEX_A78C_IMP_CPUPCR_EL3, x0
142
143 isb
1441:
145 ret x17
146endfunc errata_a78c_2242638_wa
147
148func check_errata_2242638
149 /* Applies to revisions r0p1-r0p2. */
150 mov x1, #CPU_REV(0, 1)
151 mov x2, #CPU_REV(0, 2)
152 b cpu_rev_var_range
153endfunc check_errata_2242638
154
Bipin Ravie0b52cc2023-01-18 11:03:21 -0600155/* ----------------------------------------------------------------
156 * Errata Workaround for A78C Erratum 2772121.
157 * This applies to revisions r0p0, r0p1 and r0p2 of the Cortex A78C
158 * processor and is still open.
159 * x0: variant[4:7] and revision[0:3] of current cpu.
160 * Shall clobber: x0-x17
161 * ----------------------------------------------------------------
162 */
163func errata_a78c_2772121_wa
164 mov x17, x30
165 bl check_errata_2772121
166 cbz x0, 1f
167
168 /* dsb before isb of power down sequence */
169 dsb sy
1701:
171 ret x17
172endfunc errata_a78c_2772121_wa
173
174func check_errata_2772121
175 /* Applies to all revisions <= r0p2 */
176 mov x1, #0x02
177 b cpu_rev_var_ls
178endfunc check_errata_2772121
179
Bipin Ravieb4d12b2022-03-12 01:58:02 -0600180func check_errata_cve_2022_23960
181#if WORKAROUND_CVE_2022_23960
182 mov x0, #ERRATA_APPLIES
183#else
184 mov x0, #ERRATA_MISSING
185#endif
186 ret
187endfunc check_errata_cve_2022_23960
188
189 /* -------------------------------------------------
190 * The CPU Ops reset function for Cortex-A78C
191 * -------------------------------------------------
192 */
193func cortex_a78c_reset_func
laurenw-arm4dc18872022-07-12 10:43:52 -0500194 mov x19, x30
195 bl cpu_get_rev_var
196 mov x18, x0
197
198#if ERRATA_A78C_2132064
199 mov x0, x18
200 bl errata_a78c_2132064_wa
201#endif
202
Bipin Ravi9c36e122022-07-15 17:20:16 -0500203#if ERRATA_A78C_2242638
204 mov x0, x18
205 bl errata_a78c_2242638_wa
206#endif
207
Akram Ahmadfbc1edb2022-09-06 11:23:25 +0100208#if ERRATA_A78C_2376749
209 mov x0, x18
210 bl errata_a78c_2376749_wa
211#endif
212
Akram Ahmaddbff7cf2022-07-19 14:38:46 +0100213#if ERRATA_A78C_2395411
214 mov x0, x18
215 bl errata_a78c_2395411_wa
216#endif
217
Bipin Ravieb4d12b2022-03-12 01:58:02 -0600218#if IMAGE_BL31 && WORKAROUND_CVE_2022_23960
219 /*
220 * The Cortex-A78c generic vectors are overridden to apply errata
221 * mitigation on exception entry from lower ELs.
222 */
223 adr x0, wa_cve_vbar_cortex_a78c
224 msr vbar_el3, x0
225#endif /* IMAGE_BL31 && WORKAROUND_CVE_2022_23960 */
laurenw-arm4dc18872022-07-12 10:43:52 -0500226
Bipin Ravieb4d12b2022-03-12 01:58:02 -0600227 isb
laurenw-arm4dc18872022-07-12 10:43:52 -0500228 ret x19
Bipin Ravieb4d12b2022-03-12 01:58:02 -0600229endfunc cortex_a78c_reset_func
230
Bipin Ravi4da1b0b2021-03-16 15:20:58 -0500231 /* ----------------------------------------------------
232 * HW will do the cache maintenance while powering down
233 * ----------------------------------------------------
234 */
235func cortex_a78c_core_pwr_dwn
236 /* ---------------------------------------------------
237 * Enable CPU power down bit in power control register
238 * ---------------------------------------------------
239 */
240 mrs x0, CORTEX_A78C_CPUPWRCTLR_EL1
241 orr x0, x0, #CORTEX_A78C_CPUPWRCTLR_EL1_CORE_PWRDN_EN_BIT
242 msr CORTEX_A78C_CPUPWRCTLR_EL1, x0
Bipin Ravie0b52cc2023-01-18 11:03:21 -0600243#if ERRATA_A78C_2772121
244 mov x15, x30
245 bl cpu_get_rev_var
246 bl errata_a78c_2772121_wa
247 mov x30, x15
248#endif /* ERRATA_A78C_2772121 */
Bipin Ravi4da1b0b2021-03-16 15:20:58 -0500249 isb
250 ret
251endfunc cortex_a78c_core_pwr_dwn
252
253#if REPORT_ERRATA
254/*
255 * Errata printing function for Cortex A78C. Must follow AAPCS.
256 */
257func cortex_a78c_errata_report
Bipin Ravieb4d12b2022-03-12 01:58:02 -0600258 stp x8, x30, [sp, #-16]!
259
260 bl cpu_get_rev_var
261 mov x8, x0
262
263 /*
264 * Report all errata. The revision-variant information is passed to
265 * checking functions of each errata.
266 */
laurenw-arm4dc18872022-07-12 10:43:52 -0500267 report_errata ERRATA_A78C_2132064, cortex_a78c, 2132064
Bipin Ravi9c36e122022-07-15 17:20:16 -0500268 report_errata ERRATA_A78C_2242638, cortex_a78c, 2242638
Akram Ahmadfbc1edb2022-09-06 11:23:25 +0100269 report_errata ERRATA_A78C_2376749, cortex_a78c, 2376749
Akram Ahmaddbff7cf2022-07-19 14:38:46 +0100270 report_errata ERRATA_A78C_2395411, cortex_a78c, 2395411
Bipin Ravie0b52cc2023-01-18 11:03:21 -0600271 report_errata ERRATA_A78C_2772121, cortex_a78c, 2772121
Bipin Ravieb4d12b2022-03-12 01:58:02 -0600272 report_errata WORKAROUND_CVE_2022_23960, cortex_a78c, cve_2022_23960
273
274 ldp x8, x30, [sp], #16
Bipin Ravi4da1b0b2021-03-16 15:20:58 -0500275 ret
276endfunc cortex_a78c_errata_report
277#endif
278
279 /* ---------------------------------------------
280 * This function provides cortex_a78c specific
281 * register information for crash reporting.
282 * It needs to return with x6 pointing to
283 * a list of register names in ascii and
284 * x8 - x15 having values of registers to be
285 * reported.
286 * ---------------------------------------------
287 */
288.section .rodata.cortex_a78c_regs, "aS"
289cortex_a78c_regs: /* The ascii list of register names to be reported */
290 .asciz "cpuectlr_el1", ""
291
292func cortex_a78c_cpu_reg_dump
293 adr x6, cortex_a78c_regs
294 mrs x8, CORTEX_A78C_CPUECTLR_EL1
295 ret
296endfunc cortex_a78c_cpu_reg_dump
297
298declare_cpu_ops cortex_a78c, CORTEX_A78C_MIDR, \
Bipin Ravieb4d12b2022-03-12 01:58:02 -0600299 cortex_a78c_reset_func, \
Bipin Ravi4da1b0b2021-03-16 15:20:58 -0500300 cortex_a78c_core_pwr_dwn