blob: b960194db74b32407a2a653c019ece4daf138f44 [file] [log] [blame]
Soby Mathewe063d3c2015-10-07 09:45:27 +01001/*
Antonio Nino Diaz4b32e622018-08-16 16:52:57 +01002 * Copyright (c) 2015-2018, ARM Limited and Contributors. All rights reserved.
Soby Mathewe063d3c2015-10-07 09:45:27 +01003 *
dp-armfa3cf0b2017-05-03 09:38:09 +01004 * SPDX-License-Identifier: BSD-3-Clause
Soby Mathewe063d3c2015-10-07 09:45:27 +01005 */
6
Antonio Nino Diaz5eb88372018-11-08 10:20:19 +00007#ifndef GICV2_H
8#define GICV2_H
Soby Mathewe063d3c2015-10-07 09:45:27 +01009
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000010#include <drivers/arm/gic_common.h>
Stephan Gerhold1eec9092021-12-01 20:02:22 +010011#include <platform_def.h>
Antonio Nino Diaz29b9f5b2018-09-24 17:23:24 +010012
Soby Mathewe063d3c2015-10-07 09:45:27 +010013/*******************************************************************************
14 * GICv2 miscellaneous definitions
15 ******************************************************************************/
Jeenu Viswambharanc06f05c2017-09-22 08:32:09 +010016
17/* Interrupt group definitions */
Antonio Nino Diaz2e590712018-08-24 11:46:33 +010018#define GICV2_INTR_GROUP0 U(0)
19#define GICV2_INTR_GROUP1 U(1)
Jeenu Viswambharanc06f05c2017-09-22 08:32:09 +010020
Soby Mathewe063d3c2015-10-07 09:45:27 +010021/* Interrupt IDs reported by the HPPIR and IAR registers */
Antonio Nino Diaz2e590712018-08-24 11:46:33 +010022#define PENDING_G1_INTID U(1022)
Soby Mathewe063d3c2015-10-07 09:45:27 +010023
Jeenu Viswambharan393fdd92017-09-22 08:32:09 +010024/* GICv2 can only target up to 8 PEs */
Antonio Nino Diaz2e590712018-08-24 11:46:33 +010025#define GICV2_MAX_TARGET_PE U(8)
Jeenu Viswambharan393fdd92017-09-22 08:32:09 +010026
Soby Mathewe063d3c2015-10-07 09:45:27 +010027/*******************************************************************************
28 * GICv2 specific Distributor interface register offsets and constants.
29 ******************************************************************************/
Antonio Nino Diaz2e590712018-08-24 11:46:33 +010030#define GICD_ITARGETSR U(0x800)
31#define GICD_SGIR U(0xF00)
32#define GICD_CPENDSGIR U(0xF10)
33#define GICD_SPENDSGIR U(0xF20)
Stephan Gerhold1eec9092021-12-01 20:02:22 +010034
35/*
36 * Some GICv2 implementations violate the specification and have this register
37 * at a different address. Allow overriding it in platform_def.h as workaround.
38 */
39#ifndef GICD_PIDR2_GICV2
Antonio Nino Diaz2e590712018-08-24 11:46:33 +010040#define GICD_PIDR2_GICV2 U(0xFE8)
Stephan Gerhold1eec9092021-12-01 20:02:22 +010041#endif
Soby Mathewe063d3c2015-10-07 09:45:27 +010042
43#define ITARGETSR_SHIFT 2
Antonio Nino Diaz2e590712018-08-24 11:46:33 +010044#define GIC_TARGET_CPU_MASK U(0xff)
Soby Mathewe063d3c2015-10-07 09:45:27 +010045
46#define CPENDSGIR_SHIFT 2
47#define SPENDSGIR_SHIFT CPENDSGIR_SHIFT
48
Jeenu Viswambharanab14e9b2017-09-22 08:32:09 +010049#define SGIR_TGTLSTFLT_SHIFT 24
Antonio Nino Diaz2e590712018-08-24 11:46:33 +010050#define SGIR_TGTLSTFLT_MASK U(0x3)
Jeenu Viswambharanab14e9b2017-09-22 08:32:09 +010051#define SGIR_TGTLST_SHIFT 16
Antonio Nino Diaz2e590712018-08-24 11:46:33 +010052#define SGIR_TGTLST_MASK U(0xff)
53#define SGIR_INTID_MASK ULL(0xf)
Jeenu Viswambharanab14e9b2017-09-22 08:32:09 +010054
Antonio Nino Diaz2e590712018-08-24 11:46:33 +010055#define SGIR_TGT_SPECIFIC U(0)
Jeenu Viswambharanab14e9b2017-09-22 08:32:09 +010056
57#define GICV2_SGIR_VALUE(tgt_lst_flt, tgt, intid) \
58 ((((tgt_lst_flt) & SGIR_TGTLSTFLT_MASK) << SGIR_TGTLSTFLT_SHIFT) | \
59 (((tgt) & SGIR_TGTLST_MASK) << SGIR_TGTLST_SHIFT) | \
60 ((intid) & SGIR_INTID_MASK))
61
Soby Mathewe063d3c2015-10-07 09:45:27 +010062/*******************************************************************************
63 * GICv2 specific CPU interface register offsets and constants.
64 ******************************************************************************/
65/* Physical CPU Interface registers */
Antonio Nino Diaz2e590712018-08-24 11:46:33 +010066#define GICC_CTLR U(0x0)
67#define GICC_PMR U(0x4)
68#define GICC_BPR U(0x8)
69#define GICC_IAR U(0xC)
70#define GICC_EOIR U(0x10)
71#define GICC_RPR U(0x14)
72#define GICC_HPPIR U(0x18)
73#define GICC_AHPPIR U(0x28)
74#define GICC_IIDR U(0xFC)
75#define GICC_DIR U(0x1000)
Soby Mathewe063d3c2015-10-07 09:45:27 +010076#define GICC_PRIODROP GICC_EOIR
77
78/* GICC_CTLR bit definitions */
Antonio Nino Diaz2e590712018-08-24 11:46:33 +010079#define EOI_MODE_NS BIT_32(10)
80#define EOI_MODE_S BIT_32(9)
81#define IRQ_BYP_DIS_GRP1 BIT_32(8)
82#define FIQ_BYP_DIS_GRP1 BIT_32(7)
83#define IRQ_BYP_DIS_GRP0 BIT_32(6)
84#define FIQ_BYP_DIS_GRP0 BIT_32(5)
85#define CBPR BIT_32(4)
Soby Mathewe063d3c2015-10-07 09:45:27 +010086#define FIQ_EN_SHIFT 3
Antonio Nino Diaz2e590712018-08-24 11:46:33 +010087#define FIQ_EN_BIT BIT_32(FIQ_EN_SHIFT)
88#define ACK_CTL BIT_32(2)
Soby Mathewe063d3c2015-10-07 09:45:27 +010089
90/* GICC_IIDR bit masks and shifts */
91#define GICC_IIDR_PID_SHIFT 20
92#define GICC_IIDR_ARCH_SHIFT 16
93#define GICC_IIDR_REV_SHIFT 12
94#define GICC_IIDR_IMP_SHIFT 0
95
Antonio Nino Diaz2e590712018-08-24 11:46:33 +010096#define GICC_IIDR_PID_MASK U(0xfff)
97#define GICC_IIDR_ARCH_MASK U(0xf)
98#define GICC_IIDR_REV_MASK U(0xf)
99#define GICC_IIDR_IMP_MASK U(0xfff)
Soby Mathewe063d3c2015-10-07 09:45:27 +0100100
101/* HYP view virtual CPU Interface registers */
Antonio Nino Diaz2e590712018-08-24 11:46:33 +0100102#define GICH_CTL U(0x0)
103#define GICH_VTR U(0x4)
104#define GICH_ELRSR0 U(0x30)
105#define GICH_ELRSR1 U(0x34)
106#define GICH_APR0 U(0xF0)
107#define GICH_LR_BASE U(0x100)
Soby Mathewe063d3c2015-10-07 09:45:27 +0100108
109/* Virtual CPU Interface registers */
Antonio Nino Diaz2e590712018-08-24 11:46:33 +0100110#define GICV_CTL U(0x0)
111#define GICV_PRIMASK U(0x4)
112#define GICV_BP U(0x8)
113#define GICV_INTACK U(0xC)
114#define GICV_EOI U(0x10)
115#define GICV_RUNNINGPRI U(0x14)
116#define GICV_HIGHESTPEND U(0x18)
117#define GICV_DEACTIVATE U(0x1000)
Soby Mathewe063d3c2015-10-07 09:45:27 +0100118
119/* GICD_CTLR bit definitions */
120#define CTLR_ENABLE_G1_SHIFT 1
Antonio Nino Diaz2e590712018-08-24 11:46:33 +0100121#define CTLR_ENABLE_G1_MASK U(0x1)
122#define CTLR_ENABLE_G1_BIT BIT_32(CTLR_ENABLE_G1_SHIFT)
Soby Mathewe063d3c2015-10-07 09:45:27 +0100123
124/* Interrupt ID mask for HPPIR, AHPPIR, IAR and AIAR CPU Interface registers */
Antonio Nino Diaz2e590712018-08-24 11:46:33 +0100125#define INT_ID_MASK U(0x3ff)
Soby Mathewe063d3c2015-10-07 09:45:27 +0100126
Julius Werner53456fc2019-07-09 13:49:11 -0700127#ifndef __ASSEMBLER__
Soby Mathewe063d3c2015-10-07 09:45:27 +0100128
Antonio Nino Diaz4b32e622018-08-16 16:52:57 +0100129#include <cdefs.h>
Soby Mathewe063d3c2015-10-07 09:45:27 +0100130#include <stdint.h>
131
Antonio Nino Diaze0f90632018-12-14 00:18:21 +0000132#include <common/interrupt_props.h>
133
Soby Mathewe063d3c2015-10-07 09:45:27 +0100134/*******************************************************************************
135 * This structure describes some of the implementation defined attributes of
136 * the GICv2 IP. It is used by the platform port to specify these attributes
137 * in order to initialize the GICv2 driver. The attributes are described
138 * below.
139 *
Jeenu Viswambharan393fdd92017-09-22 08:32:09 +0100140 * The 'gicd_base' field contains the base address of the Distributor interface
141 * programmer's view.
Soby Mathewe063d3c2015-10-07 09:45:27 +0100142 *
Jeenu Viswambharan393fdd92017-09-22 08:32:09 +0100143 * The 'gicc_base' field contains the base address of the CPU Interface
144 * programmer's view.
Soby Mathewe063d3c2015-10-07 09:45:27 +0100145 *
Jeenu Viswambharan393fdd92017-09-22 08:32:09 +0100146 * The 'target_masks' is a pointer to an array containing 'target_masks_num'
147 * elements. The GIC driver will populate the array with per-PE target mask to
148 * use to when targeting interrupts.
Jeenu Viswambharanaeb267c2017-09-22 08:32:09 +0100149 *
150 * The 'interrupt_props' field is a pointer to an array that enumerates secure
151 * interrupts and their properties. If this field is not NULL, both
152 * 'g0_interrupt_array' and 'g1s_interrupt_array' fields are ignored.
153 *
154 * The 'interrupt_props_num' field contains the number of entries in the
155 * 'interrupt_props' array. If this field is non-zero, 'g0_interrupt_num' is
156 * ignored.
Soby Mathewe063d3c2015-10-07 09:45:27 +0100157 ******************************************************************************/
158typedef struct gicv2_driver_data {
159 uintptr_t gicd_base;
160 uintptr_t gicc_base;
Jeenu Viswambharan393fdd92017-09-22 08:32:09 +0100161 unsigned int *target_masks;
162 unsigned int target_masks_num;
Jeenu Viswambharanaeb267c2017-09-22 08:32:09 +0100163 const interrupt_prop_t *interrupt_props;
164 unsigned int interrupt_props_num;
Soby Mathewe063d3c2015-10-07 09:45:27 +0100165} gicv2_driver_data_t;
166
167/*******************************************************************************
168 * Function prototypes
169 ******************************************************************************/
170void gicv2_driver_init(const gicv2_driver_data_t *plat_driver_data);
171void gicv2_distif_init(void);
172void gicv2_pcpu_distif_init(void);
173void gicv2_cpuif_enable(void);
174void gicv2_cpuif_disable(void);
175unsigned int gicv2_is_fiq_enabled(void);
176unsigned int gicv2_get_pending_interrupt_type(void);
177unsigned int gicv2_get_pending_interrupt_id(void);
178unsigned int gicv2_acknowledge_interrupt(void);
179void gicv2_end_of_interrupt(unsigned int id);
180unsigned int gicv2_get_interrupt_group(unsigned int id);
Jeenu Viswambharanb1e957e2017-09-22 08:32:09 +0100181unsigned int gicv2_get_running_priority(void);
Jeenu Viswambharan393fdd92017-09-22 08:32:09 +0100182void gicv2_set_pe_target_mask(unsigned int proc_num);
Jeenu Viswambharan24e70292017-09-22 08:32:09 +0100183unsigned int gicv2_get_interrupt_active(unsigned int id);
Jeenu Viswambharan0fcdfff2017-09-22 08:32:09 +0100184void gicv2_enable_interrupt(unsigned int id);
185void gicv2_disable_interrupt(unsigned int id);
Jeenu Viswambharan447b89d2017-09-22 08:32:09 +0100186void gicv2_set_interrupt_priority(unsigned int id, unsigned int priority);
Jeenu Viswambharanc06f05c2017-09-22 08:32:09 +0100187void gicv2_set_interrupt_type(unsigned int id, unsigned int type);
Jeenu Viswambharanab14e9b2017-09-22 08:32:09 +0100188void gicv2_raise_sgi(int sgi_num, int proc_num);
Jeenu Viswambharandce70b32017-09-22 08:32:09 +0100189void gicv2_set_spi_routing(unsigned int id, int proc_num);
Jeenu Viswambharaneb1c12c2017-09-22 08:32:09 +0100190void gicv2_set_interrupt_pending(unsigned int id);
191void gicv2_clear_interrupt_pending(unsigned int id);
Jeenu Viswambharan62505072017-09-22 08:32:09 +0100192unsigned int gicv2_set_pmr(unsigned int mask);
Marcin Wojtasdd568dd2018-03-21 09:55:47 +0100193void gicv2_interrupt_set_cfg(unsigned int id, unsigned int cfg);
Soby Mathewe063d3c2015-10-07 09:45:27 +0100194
Julius Werner53456fc2019-07-09 13:49:11 -0700195#endif /* __ASSEMBLER__ */
Antonio Nino Diaz5eb88372018-11-08 10:20:19 +0000196#endif /* GICV2_H */