Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 1 | /* |
Soby Mathew | 7c6df5b | 2018-01-15 14:43:42 +0000 | [diff] [blame] | 2 | * Copyright (c) 2015-2018, ARM Limited and Contributors. All rights reserved. |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 3 | * |
dp-arm | fa3cf0b | 2017-05-03 09:38:09 +0100 | [diff] [blame] | 4 | * SPDX-License-Identifier: BSD-3-Clause |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 5 | */ |
| 6 | #ifndef __ARM_DEF_H__ |
| 7 | #define __ARM_DEF_H__ |
| 8 | |
Soby Mathew | fec4eb7 | 2015-07-01 16:16:20 +0100 | [diff] [blame] | 9 | #include <arch.h> |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 10 | #include <common_def.h> |
Jeenu Viswambharan | 723dce0 | 2017-09-22 08:59:59 +0100 | [diff] [blame] | 11 | #include <gic_common.h> |
| 12 | #include <interrupt_props.h> |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 13 | #include <platform_def.h> |
Juan Castillo | 9b265a8 | 2015-05-07 14:52:44 +0100 | [diff] [blame] | 14 | #include <tbbr_img_def.h> |
Scott Branden | bf404c0 | 2017-04-10 11:45:52 -0700 | [diff] [blame] | 15 | #include <utils_def.h> |
Antonio Nino Diaz | 719bf85 | 2017-02-23 17:22:58 +0000 | [diff] [blame] | 16 | #include <xlat_tables_defs.h> |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 17 | |
| 18 | |
| 19 | /****************************************************************************** |
| 20 | * Definitions common to all ARM standard platforms |
| 21 | *****************************************************************************/ |
| 22 | |
Juan Castillo | 7d19941 | 2015-12-14 09:35:25 +0000 | [diff] [blame] | 23 | /* Special value used to verify platform parameters from BL2 to BL31 */ |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 24 | #define ARM_BL31_PLAT_PARAM_VAL 0x0f1e2d3c4b5a6978ULL |
| 25 | |
Soby Mathew | a869de1 | 2015-05-08 10:18:59 +0100 | [diff] [blame] | 26 | #define ARM_SYSTEM_COUNT 1 |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 27 | |
| 28 | #define ARM_CACHE_WRITEBACK_SHIFT 6 |
| 29 | |
Soby Mathew | fec4eb7 | 2015-07-01 16:16:20 +0100 | [diff] [blame] | 30 | /* |
| 31 | * Macros mapping the MPIDR Affinity levels to ARM Platform Power levels. The |
| 32 | * power levels have a 1:1 mapping with the MPIDR affinity levels. |
| 33 | */ |
| 34 | #define ARM_PWR_LVL0 MPIDR_AFFLVL0 |
| 35 | #define ARM_PWR_LVL1 MPIDR_AFFLVL1 |
Soby Mathew | a869de1 | 2015-05-08 10:18:59 +0100 | [diff] [blame] | 36 | #define ARM_PWR_LVL2 MPIDR_AFFLVL2 |
Soby Mathew | fec4eb7 | 2015-07-01 16:16:20 +0100 | [diff] [blame] | 37 | |
| 38 | /* |
| 39 | * Macros for local power states in ARM platforms encoded by State-ID field |
| 40 | * within the power-state parameter. |
| 41 | */ |
| 42 | /* Local power state for power domains in Run state. */ |
| 43 | #define ARM_LOCAL_STATE_RUN 0 |
| 44 | /* Local power state for retention. Valid only for CPU power domains */ |
| 45 | #define ARM_LOCAL_STATE_RET 1 |
| 46 | /* Local power state for OFF/power-down. Valid for CPU and cluster power |
| 47 | domains */ |
| 48 | #define ARM_LOCAL_STATE_OFF 2 |
| 49 | |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 50 | /* Memory location options for TSP */ |
| 51 | #define ARM_TRUSTED_SRAM_ID 0 |
| 52 | #define ARM_TRUSTED_DRAM_ID 1 |
| 53 | #define ARM_DRAM_ID 2 |
| 54 | |
| 55 | /* The first 4KB of Trusted SRAM are used as shared memory */ |
| 56 | #define ARM_TRUSTED_SRAM_BASE 0x04000000 |
| 57 | #define ARM_SHARED_RAM_BASE ARM_TRUSTED_SRAM_BASE |
| 58 | #define ARM_SHARED_RAM_SIZE 0x00001000 /* 4 KB */ |
| 59 | |
| 60 | /* The remaining Trusted SRAM is used to load the BL images */ |
| 61 | #define ARM_BL_RAM_BASE (ARM_SHARED_RAM_BASE + \ |
| 62 | ARM_SHARED_RAM_SIZE) |
| 63 | #define ARM_BL_RAM_SIZE (PLAT_ARM_TRUSTED_SRAM_SIZE - \ |
| 64 | ARM_SHARED_RAM_SIZE) |
| 65 | |
| 66 | /* |
| 67 | * The top 16MB of DRAM1 is configured as secure access only using the TZC |
| 68 | * - SCP TZC DRAM: If present, DRAM reserved for SCP use |
| 69 | * - AP TZC DRAM: The remaining TZC secured DRAM reserved for AP use |
| 70 | */ |
David Cunado | 2e36de8 | 2017-01-19 10:26:16 +0000 | [diff] [blame] | 71 | #define ARM_TZC_DRAM1_SIZE ULL(0x01000000) |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 72 | |
| 73 | #define ARM_SCP_TZC_DRAM1_BASE (ARM_DRAM1_BASE + \ |
| 74 | ARM_DRAM1_SIZE - \ |
| 75 | ARM_SCP_TZC_DRAM1_SIZE) |
| 76 | #define ARM_SCP_TZC_DRAM1_SIZE PLAT_ARM_SCP_TZC_DRAM1_SIZE |
| 77 | #define ARM_SCP_TZC_DRAM1_END (ARM_SCP_TZC_DRAM1_BASE + \ |
| 78 | ARM_SCP_TZC_DRAM1_SIZE - 1) |
| 79 | |
Soby Mathew | 3b5156e | 2017-10-05 12:27:33 +0100 | [diff] [blame] | 80 | /* |
| 81 | * Define a 2MB region within the TZC secured DRAM for use by EL3 runtime |
| 82 | * firmware. This region is meant to be NOLOAD and will not be zero |
| 83 | * initialized. Data sections with the attribute `arm_el3_tzc_dram` will be |
| 84 | * placed here. |
| 85 | */ |
| 86 | #define ARM_EL3_TZC_DRAM1_BASE (ARM_SCP_TZC_DRAM1_BASE - ARM_EL3_TZC_DRAM1_SIZE) |
| 87 | #define ARM_EL3_TZC_DRAM1_SIZE ULL(0x00200000) /* 2 MB */ |
| 88 | #define ARM_EL3_TZC_DRAM1_END (ARM_EL3_TZC_DRAM1_BASE + \ |
| 89 | ARM_EL3_TZC_DRAM1_SIZE - 1) |
| 90 | |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 91 | #define ARM_AP_TZC_DRAM1_BASE (ARM_DRAM1_BASE + \ |
| 92 | ARM_DRAM1_SIZE - \ |
| 93 | ARM_TZC_DRAM1_SIZE) |
| 94 | #define ARM_AP_TZC_DRAM1_SIZE (ARM_TZC_DRAM1_SIZE - \ |
Soby Mathew | 3b5156e | 2017-10-05 12:27:33 +0100 | [diff] [blame] | 95 | (ARM_SCP_TZC_DRAM1_SIZE + \ |
| 96 | ARM_EL3_TZC_DRAM1_SIZE)) |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 97 | #define ARM_AP_TZC_DRAM1_END (ARM_AP_TZC_DRAM1_BASE + \ |
| 98 | ARM_AP_TZC_DRAM1_SIZE - 1) |
| 99 | |
Soby Mathew | 7e4d665 | 2017-05-10 11:50:30 +0100 | [diff] [blame] | 100 | /* Define the Access permissions for Secure peripherals to NS_DRAM */ |
| 101 | #if ARM_CRYPTOCELL_INTEG |
| 102 | /* |
| 103 | * Allow Secure peripheral to read NS DRAM when integrated with CryptoCell. |
| 104 | * This is required by CryptoCell to authenticate BL33 which is loaded |
| 105 | * into the Non Secure DDR. |
| 106 | */ |
| 107 | #define ARM_TZC_NS_DRAM_S_ACCESS TZC_REGION_S_RD |
| 108 | #else |
| 109 | #define ARM_TZC_NS_DRAM_S_ACCESS TZC_REGION_S_NONE |
| 110 | #endif |
| 111 | |
Summer Qin | 9db8f2e | 2017-04-24 16:49:28 +0100 | [diff] [blame] | 112 | #ifdef SPD_opteed |
| 113 | /* |
Jens Wiklander | ae73b16 | 2017-08-24 15:39:09 +0200 | [diff] [blame] | 114 | * BL2 needs to map 4MB at the end of TZC_DRAM1 in order to |
| 115 | * load/authenticate the trusted os extra image. The first 512KB of |
| 116 | * TZC_DRAM1 are reserved for trusted os (OPTEE). The extra image loading |
| 117 | * for OPTEE is paged image which only include the paging part using |
| 118 | * virtual memory but without "init" data. OPTEE will copy the "init" data |
| 119 | * (from pager image) to the first 512KB of TZC_DRAM, and then copy the |
| 120 | * extra image behind the "init" data. |
Summer Qin | 9db8f2e | 2017-04-24 16:49:28 +0100 | [diff] [blame] | 121 | */ |
Jens Wiklander | ae73b16 | 2017-08-24 15:39:09 +0200 | [diff] [blame] | 122 | #define ARM_OPTEE_PAGEABLE_LOAD_BASE (ARM_AP_TZC_DRAM1_BASE + \ |
| 123 | ARM_AP_TZC_DRAM1_SIZE - \ |
| 124 | ARM_OPTEE_PAGEABLE_LOAD_SIZE) |
| 125 | #define ARM_OPTEE_PAGEABLE_LOAD_SIZE 0x400000 |
Summer Qin | 9db8f2e | 2017-04-24 16:49:28 +0100 | [diff] [blame] | 126 | #define ARM_OPTEE_PAGEABLE_LOAD_MEM MAP_REGION_FLAT( \ |
| 127 | ARM_OPTEE_PAGEABLE_LOAD_BASE, \ |
| 128 | ARM_OPTEE_PAGEABLE_LOAD_SIZE, \ |
| 129 | MT_MEMORY | MT_RW | MT_SECURE) |
Soby Mathew | 874fc9e | 2017-09-01 13:43:50 +0100 | [diff] [blame] | 130 | |
| 131 | /* |
| 132 | * Map the memory for the OP-TEE core (also known as OP-TEE pager when paging |
| 133 | * support is enabled). |
| 134 | */ |
| 135 | #define ARM_MAP_OPTEE_CORE_MEM MAP_REGION_FLAT( \ |
| 136 | BL32_BASE, \ |
| 137 | BL32_LIMIT - BL32_BASE, \ |
| 138 | MT_MEMORY | MT_RW | MT_SECURE) |
Summer Qin | 9db8f2e | 2017-04-24 16:49:28 +0100 | [diff] [blame] | 139 | #endif /* SPD_opteed */ |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 140 | |
| 141 | #define ARM_NS_DRAM1_BASE ARM_DRAM1_BASE |
| 142 | #define ARM_NS_DRAM1_SIZE (ARM_DRAM1_SIZE - \ |
| 143 | ARM_TZC_DRAM1_SIZE) |
| 144 | #define ARM_NS_DRAM1_END (ARM_NS_DRAM1_BASE + \ |
| 145 | ARM_NS_DRAM1_SIZE - 1) |
| 146 | |
David Cunado | 2e36de8 | 2017-01-19 10:26:16 +0000 | [diff] [blame] | 147 | #define ARM_DRAM1_BASE ULL(0x80000000) |
| 148 | #define ARM_DRAM1_SIZE ULL(0x80000000) |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 149 | #define ARM_DRAM1_END (ARM_DRAM1_BASE + \ |
| 150 | ARM_DRAM1_SIZE - 1) |
| 151 | |
David Cunado | 2e36de8 | 2017-01-19 10:26:16 +0000 | [diff] [blame] | 152 | #define ARM_DRAM2_BASE ULL(0x880000000) |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 153 | #define ARM_DRAM2_SIZE PLAT_ARM_DRAM2_SIZE |
| 154 | #define ARM_DRAM2_END (ARM_DRAM2_BASE + \ |
| 155 | ARM_DRAM2_SIZE - 1) |
| 156 | |
| 157 | #define ARM_IRQ_SEC_PHY_TIMER 29 |
| 158 | |
| 159 | #define ARM_IRQ_SEC_SGI_0 8 |
| 160 | #define ARM_IRQ_SEC_SGI_1 9 |
| 161 | #define ARM_IRQ_SEC_SGI_2 10 |
| 162 | #define ARM_IRQ_SEC_SGI_3 11 |
| 163 | #define ARM_IRQ_SEC_SGI_4 12 |
| 164 | #define ARM_IRQ_SEC_SGI_5 13 |
| 165 | #define ARM_IRQ_SEC_SGI_6 14 |
| 166 | #define ARM_IRQ_SEC_SGI_7 15 |
| 167 | |
Achin Gupta | 1fa7eb6 | 2015-11-03 14:18:34 +0000 | [diff] [blame] | 168 | /* |
Jeenu Viswambharan | 723dce0 | 2017-09-22 08:59:59 +0100 | [diff] [blame] | 169 | * List of secure interrupts are deprecated, but are retained only to support |
| 170 | * legacy configurations. |
Achin Gupta | 1fa7eb6 | 2015-11-03 14:18:34 +0000 | [diff] [blame] | 171 | */ |
| 172 | #define ARM_G1S_IRQS ARM_IRQ_SEC_PHY_TIMER, \ |
| 173 | ARM_IRQ_SEC_SGI_1, \ |
| 174 | ARM_IRQ_SEC_SGI_2, \ |
| 175 | ARM_IRQ_SEC_SGI_3, \ |
| 176 | ARM_IRQ_SEC_SGI_4, \ |
| 177 | ARM_IRQ_SEC_SGI_5, \ |
| 178 | ARM_IRQ_SEC_SGI_7 |
| 179 | |
| 180 | #define ARM_G0_IRQS ARM_IRQ_SEC_SGI_0, \ |
| 181 | ARM_IRQ_SEC_SGI_6 |
| 182 | |
Jeenu Viswambharan | 723dce0 | 2017-09-22 08:59:59 +0100 | [diff] [blame] | 183 | /* |
| 184 | * Define a list of Group 1 Secure and Group 0 interrupt properties as per GICv3 |
| 185 | * terminology. On a GICv2 system or mode, the lists will be merged and treated |
| 186 | * as Group 0 interrupts. |
| 187 | */ |
| 188 | #define ARM_G1S_IRQ_PROPS(grp) \ |
| 189 | INTR_PROP_DESC(ARM_IRQ_SEC_PHY_TIMER, GIC_HIGHEST_SEC_PRIORITY, grp, \ |
| 190 | GIC_INTR_CFG_LEVEL), \ |
| 191 | INTR_PROP_DESC(ARM_IRQ_SEC_SGI_1, GIC_HIGHEST_SEC_PRIORITY, grp, \ |
| 192 | GIC_INTR_CFG_EDGE), \ |
| 193 | INTR_PROP_DESC(ARM_IRQ_SEC_SGI_2, GIC_HIGHEST_SEC_PRIORITY, grp, \ |
| 194 | GIC_INTR_CFG_EDGE), \ |
| 195 | INTR_PROP_DESC(ARM_IRQ_SEC_SGI_3, GIC_HIGHEST_SEC_PRIORITY, grp, \ |
| 196 | GIC_INTR_CFG_EDGE), \ |
| 197 | INTR_PROP_DESC(ARM_IRQ_SEC_SGI_4, GIC_HIGHEST_SEC_PRIORITY, grp, \ |
| 198 | GIC_INTR_CFG_EDGE), \ |
| 199 | INTR_PROP_DESC(ARM_IRQ_SEC_SGI_5, GIC_HIGHEST_SEC_PRIORITY, grp, \ |
| 200 | GIC_INTR_CFG_EDGE), \ |
| 201 | INTR_PROP_DESC(ARM_IRQ_SEC_SGI_7, GIC_HIGHEST_SEC_PRIORITY, grp, \ |
| 202 | GIC_INTR_CFG_EDGE) |
| 203 | |
| 204 | #define ARM_G0_IRQ_PROPS(grp) \ |
Jeenu Viswambharan | a5acc0a | 2017-09-22 08:32:10 +0100 | [diff] [blame] | 205 | INTR_PROP_DESC(ARM_IRQ_SEC_SGI_0, PLAT_SDEI_NORMAL_PRI, grp, \ |
Jeenu Viswambharan | 723dce0 | 2017-09-22 08:59:59 +0100 | [diff] [blame] | 206 | GIC_INTR_CFG_EDGE), \ |
| 207 | INTR_PROP_DESC(ARM_IRQ_SEC_SGI_6, GIC_HIGHEST_SEC_PRIORITY, grp, \ |
| 208 | GIC_INTR_CFG_EDGE) |
| 209 | |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 210 | #define ARM_MAP_SHARED_RAM MAP_REGION_FLAT( \ |
| 211 | ARM_SHARED_RAM_BASE, \ |
| 212 | ARM_SHARED_RAM_SIZE, \ |
Juan Castillo | 2e86cb1 | 2016-01-13 15:01:09 +0000 | [diff] [blame] | 213 | MT_DEVICE | MT_RW | MT_SECURE) |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 214 | |
| 215 | #define ARM_MAP_NS_DRAM1 MAP_REGION_FLAT( \ |
| 216 | ARM_NS_DRAM1_BASE, \ |
| 217 | ARM_NS_DRAM1_SIZE, \ |
| 218 | MT_MEMORY | MT_RW | MT_NS) |
| 219 | |
Roberto Vargas | f8fda10 | 2017-08-08 11:27:20 +0100 | [diff] [blame] | 220 | #define ARM_MAP_DRAM2 MAP_REGION_FLAT( \ |
| 221 | ARM_DRAM2_BASE, \ |
| 222 | ARM_DRAM2_SIZE, \ |
| 223 | MT_MEMORY | MT_RW | MT_NS) |
Sandrine Bailleux | b260c3a | 2017-08-30 10:59:22 +0100 | [diff] [blame] | 224 | #ifdef SPD_tspd |
Roberto Vargas | f8fda10 | 2017-08-08 11:27:20 +0100 | [diff] [blame] | 225 | |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 226 | #define ARM_MAP_TSP_SEC_MEM MAP_REGION_FLAT( \ |
| 227 | TSP_SEC_MEM_BASE, \ |
| 228 | TSP_SEC_MEM_SIZE, \ |
| 229 | MT_MEMORY | MT_RW | MT_SECURE) |
Sandrine Bailleux | b260c3a | 2017-08-30 10:59:22 +0100 | [diff] [blame] | 230 | #endif |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 231 | |
David Wang | 0ba499f | 2016-03-07 11:02:57 +0800 | [diff] [blame] | 232 | #if ARM_BL31_IN_DRAM |
| 233 | #define ARM_MAP_BL31_SEC_DRAM MAP_REGION_FLAT( \ |
| 234 | BL31_BASE, \ |
| 235 | PLAT_ARM_MAX_BL31_SIZE, \ |
| 236 | MT_MEMORY | MT_RW | MT_SECURE) |
| 237 | #endif |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 238 | |
Soby Mathew | 3b5156e | 2017-10-05 12:27:33 +0100 | [diff] [blame] | 239 | #define ARM_MAP_EL3_TZC_DRAM MAP_REGION_FLAT( \ |
| 240 | ARM_EL3_TZC_DRAM1_BASE, \ |
| 241 | ARM_EL3_TZC_DRAM1_SIZE, \ |
| 242 | MT_MEMORY | MT_RW | MT_SECURE) |
| 243 | |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 244 | /* |
| 245 | * The number of regions like RO(code), coherent and data required by |
| 246 | * different BL stages which need to be mapped in the MMU. |
| 247 | */ |
Sandrine Bailleux | 4c8138a | 2018-06-06 16:35:40 +0200 | [diff] [blame] | 248 | #if USE_COHERENT_MEM |
Chris Kay | 2469032 | 2018-05-09 15:14:06 +0100 | [diff] [blame] | 249 | # define ARM_BL_REGIONS 4 |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 250 | #else |
Chris Kay | 2469032 | 2018-05-09 15:14:06 +0100 | [diff] [blame] | 251 | # define ARM_BL_REGIONS 3 |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 252 | #endif |
| 253 | |
| 254 | #define MAX_MMAP_REGIONS (PLAT_ARM_MMAP_ENTRIES + \ |
| 255 | ARM_BL_REGIONS) |
| 256 | |
| 257 | /* Memory mapped Generic timer interfaces */ |
| 258 | #define ARM_SYS_CNTCTL_BASE 0x2a430000 |
| 259 | #define ARM_SYS_CNTREAD_BASE 0x2a800000 |
| 260 | #define ARM_SYS_TIMCTL_BASE 0x2a810000 |
Soby Mathew | 2d9f795 | 2018-06-11 16:21:30 +0100 | [diff] [blame] | 261 | #define ARM_SYS_CNT_BASE_S 0x2a820000 |
| 262 | #define ARM_SYS_CNT_BASE_NS 0x2a830000 |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 263 | |
| 264 | #define ARM_CONSOLE_BAUDRATE 115200 |
| 265 | |
Juan Castillo | b6132f1 | 2015-10-06 14:01:35 +0100 | [diff] [blame] | 266 | /* Trusted Watchdog constants */ |
| 267 | #define ARM_SP805_TWDG_BASE 0x2a490000 |
| 268 | #define ARM_SP805_TWDG_CLK_HZ 32768 |
| 269 | /* The TBBR document specifies a watchdog timeout of 256 seconds. SP805 |
| 270 | * asserts reset after two consecutive countdowns (2 x 128 = 256 sec) */ |
| 271 | #define ARM_TWDG_TIMEOUT_SEC 128 |
| 272 | #define ARM_TWDG_LOAD_VAL (ARM_SP805_TWDG_CLK_HZ * \ |
| 273 | ARM_TWDG_TIMEOUT_SEC) |
| 274 | |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 275 | /****************************************************************************** |
| 276 | * Required platform porting definitions common to all ARM standard platforms |
| 277 | *****************************************************************************/ |
| 278 | |
Roberto Vargas | f8fda10 | 2017-08-08 11:27:20 +0100 | [diff] [blame] | 279 | /* |
| 280 | * We need to access DRAM2 from BL2 for PSCI_MEM_PROTECT for |
| 281 | * AArch64 builds |
| 282 | */ |
| 283 | #ifdef AARCH64 |
David Cunado | c150312 | 2018-02-16 21:12:58 +0000 | [diff] [blame] | 284 | #define PLAT_PHY_ADDR_SPACE_SIZE (1ULL << 36) |
| 285 | #define PLAT_VIRT_ADDR_SPACE_SIZE (1ULL << 36) |
Roberto Vargas | f8fda10 | 2017-08-08 11:27:20 +0100 | [diff] [blame] | 286 | #else |
David Cunado | c150312 | 2018-02-16 21:12:58 +0000 | [diff] [blame] | 287 | #define PLAT_PHY_ADDR_SPACE_SIZE (1ULL << 32) |
| 288 | #define PLAT_VIRT_ADDR_SPACE_SIZE (1ULL << 32) |
Roberto Vargas | f8fda10 | 2017-08-08 11:27:20 +0100 | [diff] [blame] | 289 | #endif |
| 290 | |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 291 | |
Soby Mathew | fec4eb7 | 2015-07-01 16:16:20 +0100 | [diff] [blame] | 292 | /* |
| 293 | * This macro defines the deepest retention state possible. A higher state |
| 294 | * id will represent an invalid or a power down state. |
| 295 | */ |
| 296 | #define PLAT_MAX_RET_STATE ARM_LOCAL_STATE_RET |
| 297 | |
| 298 | /* |
| 299 | * This macro defines the deepest power down states possible. Any state ID |
| 300 | * higher than this is invalid. |
| 301 | */ |
| 302 | #define PLAT_MAX_OFF_STATE ARM_LOCAL_STATE_OFF |
| 303 | |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 304 | /* |
| 305 | * Some data must be aligned on the biggest cache line size in the platform. |
| 306 | * This is known only to the platform as it might have a combination of |
| 307 | * integrated and external caches. |
| 308 | */ |
| 309 | #define CACHE_WRITEBACK_GRANULE (1 << ARM_CACHE_WRITEBACK_SHIFT) |
| 310 | |
Soby Mathew | 7c6df5b | 2018-01-15 14:43:42 +0000 | [diff] [blame] | 311 | /* |
| 312 | * To enable TB_FW_CONFIG to be loaded by BL1, define the corresponding base |
| 313 | * and limit. Leave enough space of BL2 meminfo. |
| 314 | */ |
| 315 | #define ARM_TB_FW_CONFIG_BASE ARM_BL_RAM_BASE + sizeof(meminfo_t) |
Soby Mathew | af14b46 | 2018-06-01 16:53:38 +0100 | [diff] [blame] | 316 | #define ARM_TB_FW_CONFIG_LIMIT ARM_BL_RAM_BASE + PAGE_SIZE |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 317 | |
| 318 | /******************************************************************************* |
| 319 | * BL1 specific defines. |
| 320 | * BL1 RW data is relocated from ROM to RAM at runtime so we need 2 sets of |
| 321 | * addresses. |
| 322 | ******************************************************************************/ |
| 323 | #define BL1_RO_BASE PLAT_ARM_TRUSTED_ROM_BASE |
| 324 | #define BL1_RO_LIMIT (PLAT_ARM_TRUSTED_ROM_BASE \ |
| 325 | + PLAT_ARM_TRUSTED_ROM_SIZE) |
| 326 | /* |
Vikram Kanigiri | 5d86f2e | 2016-01-21 14:08:15 +0000 | [diff] [blame] | 327 | * Put BL1 RW at the top of the Trusted SRAM. |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 328 | */ |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 329 | #define BL1_RW_BASE (ARM_BL_RAM_BASE + \ |
| 330 | ARM_BL_RAM_SIZE - \ |
Vikram Kanigiri | 5d86f2e | 2016-01-21 14:08:15 +0000 | [diff] [blame] | 331 | PLAT_ARM_MAX_BL1_RW_SIZE) |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 332 | #define BL1_RW_LIMIT (ARM_BL_RAM_BASE + ARM_BL_RAM_SIZE) |
| 333 | |
| 334 | /******************************************************************************* |
| 335 | * BL2 specific defines. |
| 336 | ******************************************************************************/ |
Soby Mathew | af14b46 | 2018-06-01 16:53:38 +0100 | [diff] [blame] | 337 | #if BL2_AT_EL3 |
Dimitris Papastamos | 2583649 | 2018-06-11 11:07:58 +0100 | [diff] [blame] | 338 | /* Put BL2 towards the middle of the Trusted SRAM */ |
Soby Mathew | af14b46 | 2018-06-01 16:53:38 +0100 | [diff] [blame] | 339 | #define BL2_BASE (ARM_TRUSTED_SRAM_BASE + \ |
Dimitris Papastamos | 2583649 | 2018-06-11 11:07:58 +0100 | [diff] [blame] | 340 | (PLAT_ARM_TRUSTED_SRAM_SIZE >> 1) + 0x2000) |
Roberto Vargas | 5220780 | 2017-11-17 13:22:18 +0000 | [diff] [blame] | 341 | #define BL2_LIMIT (ARM_BL_RAM_BASE + ARM_BL_RAM_SIZE) |
| 342 | |
David Wang | 0ba499f | 2016-03-07 11:02:57 +0800 | [diff] [blame] | 343 | #else |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 344 | /* |
Soby Mathew | af14b46 | 2018-06-01 16:53:38 +0100 | [diff] [blame] | 345 | * Put BL2 just below BL1. |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 346 | */ |
Soby Mathew | af14b46 | 2018-06-01 16:53:38 +0100 | [diff] [blame] | 347 | #define BL2_BASE (BL1_RW_BASE - PLAT_ARM_MAX_BL2_SIZE) |
| 348 | #define BL2_LIMIT BL1_RW_BASE |
David Wang | 0ba499f | 2016-03-07 11:02:57 +0800 | [diff] [blame] | 349 | #endif |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 350 | |
| 351 | /******************************************************************************* |
Juan Castillo | 7d19941 | 2015-12-14 09:35:25 +0000 | [diff] [blame] | 352 | * BL31 specific defines. |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 353 | ******************************************************************************/ |
David Wang | 0ba499f | 2016-03-07 11:02:57 +0800 | [diff] [blame] | 354 | #if ARM_BL31_IN_DRAM |
| 355 | /* |
| 356 | * Put BL31 at the bottom of TZC secured DRAM |
| 357 | */ |
| 358 | #define BL31_BASE ARM_AP_TZC_DRAM1_BASE |
| 359 | #define BL31_LIMIT (ARM_AP_TZC_DRAM1_BASE + \ |
| 360 | PLAT_ARM_MAX_BL31_SIZE) |
Qixiang Xu | a5f7281 | 2017-08-31 11:45:32 +0800 | [diff] [blame] | 361 | #elif (RESET_TO_BL31) |
| 362 | /* |
| 363 | * Put BL31_BASE in the middle of the Trusted SRAM. |
| 364 | */ |
| 365 | #define BL31_BASE (ARM_TRUSTED_SRAM_BASE + \ |
| 366 | (PLAT_ARM_TRUSTED_SRAM_SIZE >> 1)) |
| 367 | #define BL31_LIMIT (ARM_BL_RAM_BASE + ARM_BL_RAM_SIZE) |
David Wang | 0ba499f | 2016-03-07 11:02:57 +0800 | [diff] [blame] | 368 | #else |
Soby Mathew | af14b46 | 2018-06-01 16:53:38 +0100 | [diff] [blame] | 369 | /* Put BL31 below BL2 in the Trusted SRAM.*/ |
| 370 | #define BL31_BASE ((ARM_BL_RAM_BASE + ARM_BL_RAM_SIZE)\ |
| 371 | - PLAT_ARM_MAX_BL31_SIZE) |
| 372 | #define BL31_PROGBITS_LIMIT BL2_BASE |
Dimitris Papastamos | 2583649 | 2018-06-11 11:07:58 +0100 | [diff] [blame] | 373 | /* |
| 374 | * For BL2_AT_EL3 make sure the BL31 can grow up until BL2_BASE. This is |
| 375 | * because in the BL2_AT_EL3 configuration, BL2 is always resident. |
| 376 | */ |
| 377 | #if BL2_AT_EL3 |
| 378 | #define BL31_LIMIT BL2_BASE |
| 379 | #else |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 380 | #define BL31_LIMIT (ARM_BL_RAM_BASE + ARM_BL_RAM_SIZE) |
David Wang | 0ba499f | 2016-03-07 11:02:57 +0800 | [diff] [blame] | 381 | #endif |
Dimitris Papastamos | 2583649 | 2018-06-11 11:07:58 +0100 | [diff] [blame] | 382 | #endif |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 383 | |
Soby Mathew | bf16923 | 2017-11-14 14:10:10 +0000 | [diff] [blame] | 384 | #if defined(AARCH32) || JUNO_AARCH32_EL3_RUNTIME |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 385 | /******************************************************************************* |
Soby Mathew | bf16923 | 2017-11-14 14:10:10 +0000 | [diff] [blame] | 386 | * BL32 specific defines for EL3 runtime in AArch32 mode |
| 387 | ******************************************************************************/ |
| 388 | # if RESET_TO_SP_MIN && !JUNO_AARCH32_EL3_RUNTIME |
Soby Mathew | af14b46 | 2018-06-01 16:53:38 +0100 | [diff] [blame] | 389 | /* |
| 390 | * SP_MIN is the only BL image in SRAM. Allocate the whole of SRAM (excluding |
| 391 | * the page reserved for fw_configs) to BL32 |
| 392 | */ |
| 393 | # define BL32_BASE ARM_TB_FW_CONFIG_LIMIT |
Soby Mathew | bf16923 | 2017-11-14 14:10:10 +0000 | [diff] [blame] | 394 | # define BL32_LIMIT (ARM_BL_RAM_BASE + ARM_BL_RAM_SIZE) |
| 395 | # else |
Soby Mathew | af14b46 | 2018-06-01 16:53:38 +0100 | [diff] [blame] | 396 | /* Put BL32 below BL2 in the Trusted SRAM.*/ |
| 397 | # define BL32_BASE ((ARM_BL_RAM_BASE + ARM_BL_RAM_SIZE)\ |
| 398 | - PLAT_ARM_MAX_BL32_SIZE) |
| 399 | # define BL32_PROGBITS_LIMIT BL2_BASE |
Soby Mathew | bf16923 | 2017-11-14 14:10:10 +0000 | [diff] [blame] | 400 | # define BL32_LIMIT (ARM_BL_RAM_BASE + ARM_BL_RAM_SIZE) |
| 401 | # endif /* RESET_TO_SP_MIN && !JUNO_AARCH32_EL3_RUNTIME */ |
| 402 | |
| 403 | #else |
| 404 | /******************************************************************************* |
| 405 | * BL32 specific defines for EL3 runtime in AArch64 mode |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 406 | ******************************************************************************/ |
| 407 | /* |
| 408 | * On ARM standard platforms, the TSP can execute from Trusted SRAM, |
| 409 | * Trusted DRAM (if available) or the DRAM region secured by the TrustZone |
| 410 | * controller. |
| 411 | */ |
Soby Mathew | bf16923 | 2017-11-14 14:10:10 +0000 | [diff] [blame] | 412 | # if ENABLE_SPM |
| 413 | # define TSP_SEC_MEM_BASE (ARM_AP_TZC_DRAM1_BASE + ULL(0x200000)) |
| 414 | # define TSP_SEC_MEM_SIZE (ARM_AP_TZC_DRAM1_SIZE - ULL(0x200000)) |
| 415 | # define BL32_BASE (ARM_AP_TZC_DRAM1_BASE + ULL(0x200000)) |
| 416 | # define BL32_LIMIT (ARM_AP_TZC_DRAM1_BASE + \ |
Antonio Nino Diaz | 7289f92 | 2017-11-09 11:34:09 +0000 | [diff] [blame] | 417 | ARM_AP_TZC_DRAM1_SIZE) |
Soby Mathew | bf16923 | 2017-11-14 14:10:10 +0000 | [diff] [blame] | 418 | # elif ARM_BL31_IN_DRAM |
| 419 | # define TSP_SEC_MEM_BASE (ARM_AP_TZC_DRAM1_BASE + \ |
David Wang | 0ba499f | 2016-03-07 11:02:57 +0800 | [diff] [blame] | 420 | PLAT_ARM_MAX_BL31_SIZE) |
Soby Mathew | bf16923 | 2017-11-14 14:10:10 +0000 | [diff] [blame] | 421 | # define TSP_SEC_MEM_SIZE (ARM_AP_TZC_DRAM1_SIZE - \ |
David Wang | 0ba499f | 2016-03-07 11:02:57 +0800 | [diff] [blame] | 422 | PLAT_ARM_MAX_BL31_SIZE) |
Soby Mathew | bf16923 | 2017-11-14 14:10:10 +0000 | [diff] [blame] | 423 | # define BL32_BASE (ARM_AP_TZC_DRAM1_BASE + \ |
David Wang | 0ba499f | 2016-03-07 11:02:57 +0800 | [diff] [blame] | 424 | PLAT_ARM_MAX_BL31_SIZE) |
Soby Mathew | bf16923 | 2017-11-14 14:10:10 +0000 | [diff] [blame] | 425 | # define BL32_LIMIT (ARM_AP_TZC_DRAM1_BASE + \ |
David Wang | 0ba499f | 2016-03-07 11:02:57 +0800 | [diff] [blame] | 426 | ARM_AP_TZC_DRAM1_SIZE) |
Soby Mathew | bf16923 | 2017-11-14 14:10:10 +0000 | [diff] [blame] | 427 | # elif ARM_TSP_RAM_LOCATION_ID == ARM_TRUSTED_SRAM_ID |
| 428 | # define TSP_SEC_MEM_BASE ARM_BL_RAM_BASE |
| 429 | # define TSP_SEC_MEM_SIZE ARM_BL_RAM_SIZE |
Soby Mathew | af14b46 | 2018-06-01 16:53:38 +0100 | [diff] [blame] | 430 | # define TSP_PROGBITS_LIMIT BL31_BASE |
| 431 | # define BL32_BASE ARM_TB_FW_CONFIG_LIMIT |
Soby Mathew | bf16923 | 2017-11-14 14:10:10 +0000 | [diff] [blame] | 432 | # define BL32_LIMIT BL31_BASE |
| 433 | # elif ARM_TSP_RAM_LOCATION_ID == ARM_TRUSTED_DRAM_ID |
| 434 | # define TSP_SEC_MEM_BASE PLAT_ARM_TRUSTED_DRAM_BASE |
| 435 | # define TSP_SEC_MEM_SIZE PLAT_ARM_TRUSTED_DRAM_SIZE |
| 436 | # define BL32_BASE PLAT_ARM_TRUSTED_DRAM_BASE |
| 437 | # define BL32_LIMIT (PLAT_ARM_TRUSTED_DRAM_BASE \ |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 438 | + (1 << 21)) |
Soby Mathew | bf16923 | 2017-11-14 14:10:10 +0000 | [diff] [blame] | 439 | # elif ARM_TSP_RAM_LOCATION_ID == ARM_DRAM_ID |
| 440 | # define TSP_SEC_MEM_BASE ARM_AP_TZC_DRAM1_BASE |
| 441 | # define TSP_SEC_MEM_SIZE ARM_AP_TZC_DRAM1_SIZE |
| 442 | # define BL32_BASE ARM_AP_TZC_DRAM1_BASE |
| 443 | # define BL32_LIMIT (ARM_AP_TZC_DRAM1_BASE + \ |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 444 | ARM_AP_TZC_DRAM1_SIZE) |
Soby Mathew | bf16923 | 2017-11-14 14:10:10 +0000 | [diff] [blame] | 445 | # else |
| 446 | # error "Unsupported ARM_TSP_RAM_LOCATION_ID value" |
| 447 | # endif |
| 448 | #endif /* AARCH32 || JUNO_AARCH32_EL3_RUNTIME */ |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 449 | |
Antonio Nino Diaz | 7289f92 | 2017-11-09 11:34:09 +0000 | [diff] [blame] | 450 | /* |
| 451 | * BL32 is mandatory in AArch32. In AArch64, undefine BL32_BASE if there is no |
| 452 | * SPD and no SPM, as they are the only ones that can be used as BL32. |
| 453 | */ |
Soby Mathew | bf16923 | 2017-11-14 14:10:10 +0000 | [diff] [blame] | 454 | #if !(defined(AARCH32) || JUNO_AARCH32_EL3_RUNTIME) |
Antonio Nino Diaz | 7289f92 | 2017-11-09 11:34:09 +0000 | [diff] [blame] | 455 | # if defined(SPD_none) && !ENABLE_SPM |
| 456 | # undef BL32_BASE |
Soby Mathew | bf16923 | 2017-11-14 14:10:10 +0000 | [diff] [blame] | 457 | # endif /* defined(SPD_none) && !ENABLE_SPM */ |
| 458 | #endif /* !(defined(AARCH32) || JUNO_AARCH32_EL3_RUNTIME) */ |
Antonio Nino Diaz | e4fa370 | 2016-04-05 11:38:49 +0100 | [diff] [blame] | 459 | |
Yatharth Kochar | 736a3bf | 2015-10-11 14:14:55 +0100 | [diff] [blame] | 460 | /******************************************************************************* |
| 461 | * FWU Images: NS_BL1U, BL2U & NS_BL2U defines. |
| 462 | ******************************************************************************/ |
| 463 | #define BL2U_BASE BL2_BASE |
Soby Mathew | bf16923 | 2017-11-14 14:10:10 +0000 | [diff] [blame] | 464 | #define BL2U_LIMIT BL2_LIMIT |
| 465 | |
Yatharth Kochar | 736a3bf | 2015-10-11 14:14:55 +0100 | [diff] [blame] | 466 | #define NS_BL2U_BASE ARM_NS_DRAM1_BASE |
Yatharth Kochar | f11b29a | 2016-02-01 11:04:46 +0000 | [diff] [blame] | 467 | #define NS_BL1U_BASE (PLAT_ARM_NVM_BASE + 0x03EB8000) |
Yatharth Kochar | 736a3bf | 2015-10-11 14:14:55 +0100 | [diff] [blame] | 468 | |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 469 | /* |
| 470 | * ID of the secure physical generic timer interrupt used by the TSP. |
| 471 | */ |
| 472 | #define TSP_IRQ_SEC_PHY_TIMER ARM_IRQ_SEC_PHY_TIMER |
| 473 | |
| 474 | |
Vikram Kanigiri | d79214c | 2015-09-09 10:52:13 +0100 | [diff] [blame] | 475 | /* |
| 476 | * One cache line needed for bakery locks on ARM platforms |
| 477 | */ |
| 478 | #define PLAT_PERCPU_BAKERY_LOCK_SIZE (1 * CACHE_WRITEBACK_GRANULE) |
| 479 | |
Jeenu Viswambharan | b183745 | 2017-10-24 11:47:13 +0100 | [diff] [blame] | 480 | /* Priority levels for ARM platforms */ |
Jeenu Viswambharan | a5b5b8d | 2018-02-06 12:21:39 +0000 | [diff] [blame] | 481 | #define PLAT_RAS_PRI 0x10 |
Jeenu Viswambharan | b183745 | 2017-10-24 11:47:13 +0100 | [diff] [blame] | 482 | #define PLAT_SDEI_CRITICAL_PRI 0x60 |
| 483 | #define PLAT_SDEI_NORMAL_PRI 0x70 |
| 484 | |
| 485 | /* ARM platforms use 3 upper bits of secure interrupt priority */ |
| 486 | #define ARM_PRI_BITS 3 |
Vikram Kanigiri | d79214c | 2015-09-09 10:52:13 +0100 | [diff] [blame] | 487 | |
Jeenu Viswambharan | a5acc0a | 2017-09-22 08:32:10 +0100 | [diff] [blame] | 488 | /* SGI used for SDEI signalling */ |
| 489 | #define ARM_SDEI_SGI ARM_IRQ_SEC_SGI_0 |
| 490 | |
| 491 | /* ARM SDEI dynamic private event numbers */ |
| 492 | #define ARM_SDEI_DP_EVENT_0 1000 |
| 493 | #define ARM_SDEI_DP_EVENT_1 1001 |
| 494 | #define ARM_SDEI_DP_EVENT_2 1002 |
| 495 | |
| 496 | /* ARM SDEI dynamic shared event numbers */ |
| 497 | #define ARM_SDEI_DS_EVENT_0 2000 |
| 498 | #define ARM_SDEI_DS_EVENT_1 2001 |
| 499 | #define ARM_SDEI_DS_EVENT_2 2002 |
| 500 | |
Jeenu Viswambharan | 6e28446 | 2017-12-08 10:38:24 +0000 | [diff] [blame] | 501 | #define ARM_SDEI_PRIVATE_EVENTS \ |
| 502 | SDEI_DEFINE_EVENT_0(ARM_SDEI_SGI), \ |
| 503 | SDEI_PRIVATE_EVENT(ARM_SDEI_DP_EVENT_0, SDEI_DYN_IRQ, SDEI_MAPF_DYNAMIC), \ |
| 504 | SDEI_PRIVATE_EVENT(ARM_SDEI_DP_EVENT_1, SDEI_DYN_IRQ, SDEI_MAPF_DYNAMIC), \ |
| 505 | SDEI_PRIVATE_EVENT(ARM_SDEI_DP_EVENT_2, SDEI_DYN_IRQ, SDEI_MAPF_DYNAMIC) |
| 506 | |
| 507 | #define ARM_SDEI_SHARED_EVENTS \ |
| 508 | SDEI_SHARED_EVENT(ARM_SDEI_DS_EVENT_0, SDEI_DYN_IRQ, SDEI_MAPF_DYNAMIC), \ |
| 509 | SDEI_SHARED_EVENT(ARM_SDEI_DS_EVENT_1, SDEI_DYN_IRQ, SDEI_MAPF_DYNAMIC), \ |
| 510 | SDEI_SHARED_EVENT(ARM_SDEI_DS_EVENT_2, SDEI_DYN_IRQ, SDEI_MAPF_DYNAMIC) |
| 511 | |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 512 | #endif /* __ARM_DEF_H__ */ |