Tony Xie | f6118cc | 2016-01-15 17:17:32 +0800 | [diff] [blame] | 1 | /* |
| 2 | * Copyright (c) 2016, ARM Limited and Contributors. All rights reserved. |
| 3 | * |
dp-arm | fa3cf0b | 2017-05-03 09:38:09 +0100 | [diff] [blame] | 4 | * SPDX-License-Identifier: BSD-3-Clause |
Tony Xie | f6118cc | 2016-01-15 17:17:32 +0800 | [diff] [blame] | 5 | */ |
| 6 | |
| 7 | #include <arm_gic.h> |
| 8 | #include <assert.h> |
| 9 | #include <bl_common.h> |
| 10 | #include <console.h> |
Julius Werner | c708778 | 2017-06-09 15:22:44 -0700 | [diff] [blame] | 11 | #include <coreboot.h> |
Tony Xie | f6118cc | 2016-01-15 17:17:32 +0800 | [diff] [blame] | 12 | #include <debug.h> |
Antonio Nino Diaz | 2361fcc | 2016-05-05 15:25:02 +0100 | [diff] [blame] | 13 | #include <generic_delay_timer.h> |
Tony Xie | f6118cc | 2016-01-15 17:17:32 +0800 | [diff] [blame] | 14 | #include <mmio.h> |
Tony Xie | f6118cc | 2016-01-15 17:17:32 +0800 | [diff] [blame] | 15 | #include <plat_private.h> |
Isla Mitchell | e363146 | 2017-07-14 10:46:32 +0100 | [diff] [blame] | 16 | #include <platform.h> |
Tony Xie | f6118cc | 2016-01-15 17:17:32 +0800 | [diff] [blame] | 17 | #include <platform_def.h> |
Julius Werner | c708778 | 2017-06-09 15:22:44 -0700 | [diff] [blame] | 18 | #include <uart_16550.h> |
Tony Xie | f6118cc | 2016-01-15 17:17:32 +0800 | [diff] [blame] | 19 | |
| 20 | /******************************************************************************* |
| 21 | * Declarations of linker defined symbols which will help us find the layout |
| 22 | * of trusted SRAM |
| 23 | ******************************************************************************/ |
| 24 | unsigned long __RO_START__; |
| 25 | unsigned long __RO_END__; |
| 26 | |
Tony Xie | f6118cc | 2016-01-15 17:17:32 +0800 | [diff] [blame] | 27 | /* |
| 28 | * The next 2 constants identify the extents of the code & RO data region. |
| 29 | * These addresses are used by the MMU setup code and therefore they must be |
| 30 | * page-aligned. It is the responsibility of the linker script to ensure that |
| 31 | * __RO_START__ and __RO_END__ linker symbols refer to page-aligned addresses. |
| 32 | */ |
| 33 | #define BL31_RO_BASE (unsigned long)(&__RO_START__) |
| 34 | #define BL31_RO_LIMIT (unsigned long)(&__RO_END__) |
| 35 | |
Tony Xie | f6118cc | 2016-01-15 17:17:32 +0800 | [diff] [blame] | 36 | static entry_point_info_t bl32_ep_info; |
| 37 | static entry_point_info_t bl33_ep_info; |
| 38 | |
| 39 | /******************************************************************************* |
| 40 | * Return a pointer to the 'entry_point_info' structure of the next image for |
| 41 | * the security state specified. BL33 corresponds to the non-secure image type |
| 42 | * while BL32 corresponds to the secure image type. A NULL pointer is returned |
| 43 | * if the image does not exist. |
| 44 | ******************************************************************************/ |
| 45 | entry_point_info_t *bl31_plat_get_next_image_ep_info(uint32_t type) |
| 46 | { |
| 47 | entry_point_info_t *next_image_info; |
| 48 | |
| 49 | next_image_info = (type == NON_SECURE) ? &bl33_ep_info : &bl32_ep_info; |
| 50 | |
| 51 | /* None of the images on this platform can have 0x0 as the entrypoint */ |
| 52 | if (next_image_info->pc) |
| 53 | return next_image_info; |
| 54 | else |
| 55 | return NULL; |
| 56 | } |
| 57 | |
tony.xie | 54973e7 | 2017-04-24 16:18:10 +0800 | [diff] [blame] | 58 | #pragma weak params_early_setup |
| 59 | void params_early_setup(void *plat_param_from_bl2) |
| 60 | { |
| 61 | } |
| 62 | |
Tony Xie | f6118cc | 2016-01-15 17:17:32 +0800 | [diff] [blame] | 63 | /******************************************************************************* |
| 64 | * Perform any BL3-1 early platform setup. Here is an opportunity to copy |
| 65 | * parameters passed by the calling EL (S-EL1 in BL2 & S-EL3 in BL1) before they |
| 66 | * are lost (potentially). This needs to be done before the MMU is initialized |
| 67 | * so that the memory layout can be used while creating page tables. |
| 68 | * BL2 has flushed this information to memory, so we are guaranteed to pick up |
| 69 | * good data. |
| 70 | ******************************************************************************/ |
| 71 | void bl31_early_platform_setup(bl31_params_t *from_bl2, |
| 72 | void *plat_params_from_bl2) |
| 73 | { |
Julius Werner | f39c806 | 2017-08-02 16:31:04 -0700 | [diff] [blame] | 74 | static console_16550_t console; |
| 75 | |
Julius Werner | c708778 | 2017-06-09 15:22:44 -0700 | [diff] [blame] | 76 | params_early_setup(plat_params_from_bl2); |
| 77 | |
| 78 | #if COREBOOT |
| 79 | if (coreboot_serial.type) |
Julius Werner | f39c806 | 2017-08-02 16:31:04 -0700 | [diff] [blame] | 80 | console_16550_register(coreboot_serial.baseaddr, |
| 81 | coreboot_serial.input_hertz, |
| 82 | coreboot_serial.baud, |
| 83 | &console); |
Julius Werner | c708778 | 2017-06-09 15:22:44 -0700 | [diff] [blame] | 84 | #else |
Julius Werner | f39c806 | 2017-08-02 16:31:04 -0700 | [diff] [blame] | 85 | console_16550_register(PLAT_RK_UART_BASE, PLAT_RK_UART_CLOCK, |
| 86 | PLAT_RK_UART_BAUDRATE, &console); |
Julius Werner | c708778 | 2017-06-09 15:22:44 -0700 | [diff] [blame] | 87 | #endif |
Tony Xie | f6118cc | 2016-01-15 17:17:32 +0800 | [diff] [blame] | 88 | |
| 89 | VERBOSE("bl31_setup\n"); |
| 90 | |
| 91 | /* Passing a NULL context is a critical programming error */ |
| 92 | assert(from_bl2); |
| 93 | |
| 94 | assert(from_bl2->h.type == PARAM_BL31); |
| 95 | assert(from_bl2->h.version >= VERSION_1); |
| 96 | |
| 97 | bl32_ep_info = *from_bl2->bl32_ep_info; |
| 98 | bl33_ep_info = *from_bl2->bl33_ep_info; |
Tony Xie | f6118cc | 2016-01-15 17:17:32 +0800 | [diff] [blame] | 99 | } |
| 100 | |
| 101 | /******************************************************************************* |
| 102 | * Perform any BL3-1 platform setup code |
| 103 | ******************************************************************************/ |
| 104 | void bl31_platform_setup(void) |
| 105 | { |
Antonio Nino Diaz | 2361fcc | 2016-05-05 15:25:02 +0100 | [diff] [blame] | 106 | generic_delay_timer_init(); |
Tony Xie | f6118cc | 2016-01-15 17:17:32 +0800 | [diff] [blame] | 107 | plat_rockchip_soc_init(); |
| 108 | |
| 109 | /* Initialize the gic cpu and distributor interfaces */ |
| 110 | plat_rockchip_gic_driver_init(); |
| 111 | plat_rockchip_gic_init(); |
| 112 | plat_rockchip_pmu_init(); |
| 113 | } |
| 114 | |
| 115 | /******************************************************************************* |
| 116 | * Perform the very early platform specific architectural setup here. At the |
| 117 | * moment this is only intializes the mmu in a quick and dirty way. |
| 118 | ******************************************************************************/ |
| 119 | void bl31_plat_arch_setup(void) |
| 120 | { |
| 121 | plat_cci_init(); |
| 122 | plat_cci_enable(); |
| 123 | plat_configure_mmu_el3(BL31_RO_BASE, |
Masahiro Yamada | 0fac5af | 2016-12-28 16:11:41 +0900 | [diff] [blame] | 124 | BL_COHERENT_RAM_END - BL31_RO_BASE, |
Tony Xie | f6118cc | 2016-01-15 17:17:32 +0800 | [diff] [blame] | 125 | BL31_RO_BASE, |
| 126 | BL31_RO_LIMIT, |
Masahiro Yamada | 0fac5af | 2016-12-28 16:11:41 +0900 | [diff] [blame] | 127 | BL_COHERENT_RAM_BASE, |
| 128 | BL_COHERENT_RAM_END); |
Tony Xie | f6118cc | 2016-01-15 17:17:32 +0800 | [diff] [blame] | 129 | } |