blob: a988c5dd07d92f26789b2ce7f69e1b516e25b5ed [file] [log] [blame]
Pankaj Gupta74f7b142020-12-09 14:02:38 +05301/*
Jiafei Panb27ac802021-07-20 17:14:32 +08002 * Copyright 2020-2021 NXP
Pankaj Gupta74f7b142020-12-09 14:02:38 +05303 *
4 * SPDX-License-Identifier: BSD-3-Clause
5 *
6 */
7
8#include <common/debug.h>
9#include "dcfg.h"
10#include <lib/mmio.h>
11#ifdef NXP_SFP_ENABLED
12#include <sfp.h>
13#endif
14
15static soc_info_t soc_info = {0};
16static devdisr5_info_t devdisr5_info = {0};
17static dcfg_init_info_t *dcfg_init_info;
18
19/* Read the PORSR1 register */
20uint32_t read_reg_porsr1(void)
21{
22 unsigned int *porsr1_addr = NULL;
23
24 if (dcfg_init_info->porsr1 != 0U) {
25 return dcfg_init_info->porsr1;
26 }
27
28 porsr1_addr = (void *)
29 (dcfg_init_info->g_nxp_dcfg_addr + DCFG_PORSR1_OFFSET);
30 dcfg_init_info->porsr1 = gur_in32(porsr1_addr);
31
32 return dcfg_init_info->porsr1;
33}
34
35
36const soc_info_t *get_soc_info(void)
37{
38 uint32_t reg;
39
40 if (soc_info.is_populated == true) {
41 return (const soc_info_t *) &soc_info;
42 }
43
44 reg = gur_in32(dcfg_init_info->g_nxp_dcfg_addr + DCFG_SVR_OFFSET);
45
Jiafei Panb27ac802021-07-20 17:14:32 +080046 soc_info.svr_reg.val = reg;
47
Pankaj Gupta74f7b142020-12-09 14:02:38 +053048 /* zero means SEC enabled. */
49 soc_info.sec_enabled =
50 (((reg & SVR_SEC_MASK) >> SVR_SEC_SHIFT) == 0) ? true : false;
51
Pankaj Gupta74f7b142020-12-09 14:02:38 +053052 soc_info.is_populated = true;
53 return (const soc_info_t *) &soc_info;
54}
55
56void dcfg_init(dcfg_init_info_t *dcfg_init_data)
57{
58 dcfg_init_info = dcfg_init_data;
59 read_reg_porsr1();
60 get_soc_info();
61}
62
63bool is_sec_enabled(void)
64{
65 return soc_info.sec_enabled;
66}
67
68const devdisr5_info_t *get_devdisr5_info(void)
69{
70 uint32_t reg;
71
72 if (devdisr5_info.is_populated == true)
73 return (const devdisr5_info_t *) &devdisr5_info;
74
75 reg = gur_in32(dcfg_init_info->g_nxp_dcfg_addr + DCFG_DEVDISR5_OFFSET);
76
77#if defined(CONFIG_CHASSIS_3_2)
78 devdisr5_info.ddrc1_present = (reg & DISR5_DDRC1_MASK) ? 0 : 1;
79 devdisr5_info.ddrc2_present = (reg & DISR5_DDRC2_MASK) ? 0 : 1;
80 devdisr5_info.ocram_present = (reg & DISR5_OCRAM_MASK) ? 0 : 1;
81#elif defined(CONFIG_CHASSIS_2)
82 devdisr5_info.ddrc1_present = (reg & DISR5_DDRC1_MASK) ? 0 : 1;
83 devdisr5_info.ocram_present = (reg & DISR5_OCRAM_MASK) ? 0 : 1;
84#endif
85 devdisr5_info.is_populated = true;
86
87 return (const devdisr5_info_t *) &devdisr5_info;
88}
89
90int get_clocks(struct sysinfo *sys)
91{
92 unsigned int *rcwsr0 = NULL;
93 const unsigned long sysclk = dcfg_init_info->nxp_sysclk_freq;
94 const unsigned long ddrclk = dcfg_init_info->nxp_ddrclk_freq;
95
96 rcwsr0 = (void *)(dcfg_init_info->g_nxp_dcfg_addr + RCWSR0_OFFSET);
97 sys->freq_platform = sysclk;
98 sys->freq_ddr_pll0 = ddrclk;
99 sys->freq_ddr_pll1 = ddrclk;
100
101 sys->freq_platform *= (gur_in32(rcwsr0) >>
102 RCWSR0_SYS_PLL_RAT_SHIFT) &
103 RCWSR0_SYS_PLL_RAT_MASK;
104
105 sys->freq_platform /= dcfg_init_info->nxp_plat_clk_divider;
106
107 sys->freq_ddr_pll0 *= (gur_in32(rcwsr0) >>
108 RCWSR0_MEM_PLL_RAT_SHIFT) &
109 RCWSR0_MEM_PLL_RAT_MASK;
110 sys->freq_ddr_pll1 *= (gur_in32(rcwsr0) >>
111 RCWSR0_MEM2_PLL_RAT_SHIFT) &
112 RCWSR0_MEM2_PLL_RAT_MASK;
113 if (sys->freq_platform == 0) {
114 return 1;
115 } else {
116 return 0;
117 }
118}
119
120#ifdef NXP_SFP_ENABLED
121/*******************************************************************************
122 * Returns true if secur eboot is enabled on board
123 * mode = 0 (development mode - sb_en = 1)
124 * mode = 1 (production mode - ITS = 1)
125 ******************************************************************************/
126bool check_boot_mode_secure(uint32_t *mode)
127{
128 uint32_t val = 0U;
129 uint32_t *rcwsr = NULL;
130 *mode = 0U;
131
132 if (sfp_check_its() == 1) {
133 /* ITS =1 , Production mode */
134 *mode = 1U;
135 return true;
136 }
137
138 rcwsr = (void *)(dcfg_init_info->g_nxp_dcfg_addr + RCWSR_SB_EN_OFFSET);
139
140 val = (gur_in32(rcwsr) >> RCWSR_SBEN_SHIFT) &
141 RCWSR_SBEN_MASK;
142
143 if (val == RCWSR_SBEN_MASK) {
144 *mode = 0U;
145 return true;
146 }
147
148 return false;
149}
150#endif
151
152void error_handler(int error_code)
153{
154 /* Dump error code in SCRATCH4 register */
155 INFO("Error in Fuse Provisioning: %x\n", error_code);
156 gur_out32((void *)
157 (dcfg_init_info->g_nxp_dcfg_addr + DCFG_SCRATCH4_OFFSET),
158 error_code);
159}