blob: b2de411fed798a82dcadda1d2d48fe5af6fe1b78 [file] [log] [blame]
Michal Simek91794362022-08-31 16:45:14 +02001/*
Michal Simek2a47faa2023-04-14 08:43:51 +02002 * Copyright (c) 2021-2022, Arm Limited and Contributors. All rights reserved.
Michal Simek91794362022-08-31 16:45:14 +02003 * Copyright (c) 2018-2022, Xilinx, Inc. All rights reserved.
Akshay Belsare5303e3f2023-05-12 14:28:05 +05304 * Copyright (c) 2022-2023, Advanced Micro Devices, Inc. All rights reserved.
Michal Simek91794362022-08-31 16:45:14 +02005 *
6 * SPDX-License-Identifier: BSD-3-Clause
7 */
8
9#include <common/debug.h>
10#include <common/runtime_svc.h>
11#include <drivers/generic_delay_timer.h>
12#include <lib/mmio.h>
13#include <lib/xlat_tables/xlat_tables_v2.h>
14#include <plat/common/platform.h>
Akshay Belsare5303e3f2023-05-12 14:28:05 +053015#include <plat_common.h>
Michal Simekaa5443e2022-09-19 14:04:55 +020016#include <plat_ipi.h>
Michal Simek91794362022-08-31 16:45:14 +020017
18#include <plat_private.h>
19#include <versal_net_def.h>
20
21uint32_t platform_id, platform_version;
22
23/*
24 * Table of regions to map using the MMU.
25 * This doesn't include TZRAM as the 'mem_layout' argument passed to
26 * configure_mmu_elx() will give the available subset of that,
27 */
28const mmap_region_t plat_versal_net_mmap[] = {
29 MAP_REGION_FLAT(DEVICE0_BASE, DEVICE0_SIZE, MT_DEVICE | MT_RW | MT_SECURE),
30 MAP_REGION_FLAT(DEVICE1_BASE, DEVICE1_SIZE, MT_DEVICE | MT_RW | MT_SECURE),
31 MAP_REGION_FLAT(DEVICE2_BASE, DEVICE2_SIZE, MT_DEVICE | MT_RW | MT_SECURE),
32 MAP_REGION_FLAT(CRF_BASE, CRF_SIZE, MT_DEVICE | MT_RW | MT_SECURE),
Michal Simekaa5443e2022-09-19 14:04:55 +020033 MAP_REGION_FLAT(IPI_BASE, IPI_SIZE, MT_DEVICE | MT_RW | MT_SECURE),
Michal Simek91794362022-08-31 16:45:14 +020034 { 0 }
35};
36
37const mmap_region_t *plat_versal_net_get_mmap(void)
38{
39 return plat_versal_net_mmap;
40}
41
42/* For saving cpu clock for certain platform */
43uint32_t cpu_clock;
44
45char *board_name_decode(void)
46{
47 switch (platform_id) {
48 case VERSAL_NET_SPP:
49 return "IPP";
50 case VERSAL_NET_EMU:
51 return "EMU";
52 case VERSAL_NET_SILICON:
53 return "Silicon";
54 case VERSAL_NET_QEMU:
55 return "QEMU";
56 default:
57 return "Unknown";
58 }
59}
60
61void board_detection(void)
62{
63 uint32_t version;
64
65 version = mmio_read_32(PMC_TAP_VERSION);
66 platform_id = FIELD_GET(PLATFORM_MASK, version);
67 platform_version = FIELD_GET(PLATFORM_VERSION_MASK, version);
68
Sai Pavan Boddu7524b222022-09-08 16:09:04 +053069 if (platform_id == VERSAL_NET_QEMU_COSIM) {
70 platform_id = VERSAL_NET_QEMU;
71 }
72
Michal Simek91794362022-08-31 16:45:14 +020073 if ((platform_id == VERSAL_NET_SPP) ||
74 (platform_id == VERSAL_NET_EMU) ||
75 (platform_id == VERSAL_NET_QEMU)) {
76 /*
77 * 9 is diff for
78 * 0 means 0.9 version
79 * 1 means 1.0 version
80 * 2 means 1.1 version
81 * etc,
82 */
83 platform_version += 9U;
84 }
85
86 /* Make sure that console is setup to see this message */
87 VERBOSE("Platform id: %d version: %d.%d\n", platform_id,
88 platform_version / 10U, platform_version % 10U);
89}
90
91void versal_net_config_setup(void)
92{
93 uint32_t val;
94 uintptr_t crl_base, iou_scntrs_base, psx_base;
95
96 crl_base = VERSAL_NET_CRL;
97 iou_scntrs_base = VERSAL_NET_IOU_SCNTRS;
98 psx_base = PSX_CRF;
99
100 /* Reset for system timestamp generator in FPX */
101 mmio_write_32(psx_base + PSX_CRF_RST_TIMESTAMP_OFFSET, 0);
102
103 /* Global timer init - Program time stamp reference clk */
104 val = mmio_read_32(crl_base + VERSAL_NET_CRL_TIMESTAMP_REF_CTRL_OFFSET);
105 val |= VERSAL_NET_CRL_APB_TIMESTAMP_REF_CTRL_CLKACT_BIT;
106 mmio_write_32(crl_base + VERSAL_NET_CRL_TIMESTAMP_REF_CTRL_OFFSET, val);
107
108 /* Clear reset of timestamp reg */
109 mmio_write_32(crl_base + VERSAL_NET_CRL_RST_TIMESTAMP_OFFSET, 0);
110
111 /* Program freq register in System counter and enable system counter. */
112 mmio_write_32(iou_scntrs_base + VERSAL_NET_IOU_SCNTRS_BASE_FREQ_OFFSET,
113 cpu_clock);
114 mmio_write_32(iou_scntrs_base + VERSAL_NET_IOU_SCNTRS_COUNTER_CONTROL_REG_OFFSET,
115 VERSAL_NET_IOU_SCNTRS_CONTROL_EN);
116
117 generic_delay_timer_init();
Jay Buddhabhattic6daff02022-09-05 02:56:32 -0700118
119#if (TFA_NO_PM == 0)
120 /* Configure IPI data for versal_net */
121 versal_net_ipi_config_table_init();
122#endif
Michal Simek91794362022-08-31 16:45:14 +0200123}
124
125uint32_t plat_get_syscnt_freq2(void)
126{
127 return cpu_clock;
128}