blob: 8db2b30d1854f4f69f787fc4be458551b9ca9b6b [file] [log] [blame]
Tony Xief6118cc2016-01-15 17:17:32 +08001/*
Antonio Nino Diaz884de1f2019-01-28 14:35:40 +00002 * Copyright (c) 2016-2019, ARM Limited and Contributors. All rights reserved.
Tony Xief6118cc2016-01-15 17:17:32 +08003 *
dp-armfa3cf0b2017-05-03 09:38:09 +01004 * SPDX-License-Identifier: BSD-3-Clause
Tony Xief6118cc2016-01-15 17:17:32 +08005 */
6
Tony Xief6118cc2016-01-15 17:17:32 +08007#include <platform_def.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +00008
9#include <common/bl_common.h>
10#include <common/interrupt_props.h>
11#include <drivers/arm/gicv2.h>
12#include <lib/utils.h>
Tony Xief6118cc2016-01-15 17:17:32 +080013
14/******************************************************************************
15 * The following functions are defined as weak to allow a platform to override
16 * the way the GICv2 driver is initialised and used.
17 *****************************************************************************/
18#pragma weak plat_rockchip_gic_driver_init
19#pragma weak plat_rockchip_gic_init
20#pragma weak plat_rockchip_gic_cpuif_enable
21#pragma weak plat_rockchip_gic_cpuif_disable
22#pragma weak plat_rockchip_gic_pcpu_init
23
24/******************************************************************************
Antonio Nino Diaz884de1f2019-01-28 14:35:40 +000025 * List of interrupts.
Tony Xief6118cc2016-01-15 17:17:32 +080026 *****************************************************************************/
Antonio Nino Diaz58230902018-09-24 17:16:20 +010027static const interrupt_prop_t g0_interrupt_props[] = {
Antonio Nino Diaz884de1f2019-01-28 14:35:40 +000028 PLAT_RK_GICV2_G0_IRQS
Tony Xief6118cc2016-01-15 17:17:32 +080029};
30
31/*
32 * Ideally `rockchip_gic_data` structure definition should be a `const` but it
33 * is kept as modifiable for overwriting with different GICD and GICC base when
34 * running on FVP with VE memory map.
35 */
36gicv2_driver_data_t rockchip_gic_data = {
37 .gicd_base = PLAT_RK_GICD_BASE,
38 .gicc_base = PLAT_RK_GICC_BASE,
Antonio Nino Diaz58230902018-09-24 17:16:20 +010039 .interrupt_props = g0_interrupt_props,
40 .interrupt_props_num = ARRAY_SIZE(g0_interrupt_props),
Tony Xief6118cc2016-01-15 17:17:32 +080041};
42
43/******************************************************************************
44 * RockChip common helper to initialize the GICv2 only driver.
45 *****************************************************************************/
46void plat_rockchip_gic_driver_init(void)
47{
48 gicv2_driver_init(&rockchip_gic_data);
49}
50
51void plat_rockchip_gic_init(void)
52{
53 gicv2_distif_init();
54 gicv2_pcpu_distif_init();
55 gicv2_cpuif_enable();
56}
57
58/******************************************************************************
59 * RockChip common helper to enable the GICv2 CPU interface
60 *****************************************************************************/
61void plat_rockchip_gic_cpuif_enable(void)
62{
63 gicv2_cpuif_enable();
64}
65
66/******************************************************************************
67 * RockChip common helper to disable the GICv2 CPU interface
68 *****************************************************************************/
69void plat_rockchip_gic_cpuif_disable(void)
70{
71 gicv2_cpuif_disable();
72}
73
74/******************************************************************************
75 * RockChip common helper to initialize the per cpu distributor interface
76 * in GICv2
77 *****************************************************************************/
78void plat_rockchip_gic_pcpu_init(void)
79{
80 gicv2_pcpu_distif_init();
81}