blob: 1eb8001f90b6a227af7e47659b2c242c495cfcd4 [file] [log] [blame]
Achin Gupta4f6ad662013-10-25 09:08:21 +01001/*
Dan Handleye83b0ca2014-01-14 18:17:09 +00002 * Copyright (c) 2013-2014, ARM Limited and Contributors. All rights reserved.
Achin Gupta4f6ad662013-10-25 09:08:21 +01003 *
4 * Redistribution and use in source and binary forms, with or without
5 * modification, are permitted provided that the following conditions are met:
6 *
7 * Redistributions of source code must retain the above copyright notice, this
8 * list of conditions and the following disclaimer.
9 *
10 * Redistributions in binary form must reproduce the above copyright notice,
11 * this list of conditions and the following disclaimer in the documentation
12 * and/or other materials provided with the distribution.
13 *
14 * Neither the name of ARM nor the names of its contributors may be used
15 * to endorse or promote products derived from this software without specific
16 * prior written permission.
17 *
18 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
19 * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
20 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
21 * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE
22 * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
23 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
24 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
25 * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
26 * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
27 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
28 * POSSIBILITY OF SUCH DAMAGE.
29 */
30
Achin Gupta4f6ad662013-10-25 09:08:21 +010031#include <arch_helpers.h>
Dan Handley2bd4ef22014-04-09 13:14:54 +010032#include <assert.h>
Achin Gupta4f6ad662013-10-25 09:08:21 +010033#include <bl_common.h>
Dan Handley2bd4ef22014-04-09 13:14:54 +010034#include <bl2.h>
Vikram Kanigiri3ff77de2014-03-25 17:35:26 +000035#include <console.h>
Dan Handley2bd4ef22014-04-09 13:14:54 +010036#include <platform.h>
Vikram Kanigirida567432014-04-15 18:08:08 +010037#include <string.h>
Achin Gupta4f6ad662013-10-25 09:08:21 +010038
39/*******************************************************************************
40 * Declarations of linker defined symbols which will help us find the layout
41 * of trusted SRAM
42 ******************************************************************************/
Sandrine Bailleux8d69a032013-11-27 09:38:52 +000043extern unsigned long __RO_START__;
44extern unsigned long __RO_END__;
Achin Gupta4f6ad662013-10-25 09:08:21 +010045
Sandrine Bailleux8d69a032013-11-27 09:38:52 +000046extern unsigned long __COHERENT_RAM_START__;
47extern unsigned long __COHERENT_RAM_END__;
Achin Gupta4f6ad662013-10-25 09:08:21 +010048
Sandrine Bailleux8d69a032013-11-27 09:38:52 +000049/*
50 * The next 2 constants identify the extents of the code & RO data region.
51 * These addresses are used by the MMU setup code and therefore they must be
52 * page-aligned. It is the responsibility of the linker script to ensure that
53 * __RO_START__ and __RO_END__ linker symbols refer to page-aligned addresses.
54 */
55#define BL2_RO_BASE (unsigned long)(&__RO_START__)
56#define BL2_RO_LIMIT (unsigned long)(&__RO_END__)
57
58/*
59 * The next 2 constants identify the extents of the coherent memory region.
60 * These addresses are used by the MMU setup code and therefore they must be
61 * page-aligned. It is the responsibility of the linker script to ensure that
62 * __COHERENT_RAM_START__ and __COHERENT_RAM_END__ linker symbols refer to
63 * page-aligned addresses.
64 */
65#define BL2_COHERENT_RAM_BASE (unsigned long)(&__COHERENT_RAM_START__)
66#define BL2_COHERENT_RAM_LIMIT (unsigned long)(&__COHERENT_RAM_END__)
Achin Gupta4f6ad662013-10-25 09:08:21 +010067
68/* Pointer to memory visible to both BL2 and BL31 for passing data */
69extern unsigned char **bl2_el_change_mem_ptr;
70
71/* Data structure which holds the extents of the trusted SRAM for BL2 */
Dan Handleye2712bc2014-04-10 15:37:22 +010072static meminfo_t bl2_tzram_layout
Achin Gupta4f6ad662013-10-25 09:08:21 +010073__attribute__ ((aligned(PLATFORM_CACHE_LINE_SIZE),
Sandrine Bailleux204aa032013-10-28 15:14:00 +000074 section("tzfw_coherent_mem")));
Achin Guptae4d084e2014-02-19 17:18:23 +000075
76/*******************************************************************************
Vikram Kanigirida567432014-04-15 18:08:08 +010077 * Reference to structures which holds the arguments which need to be passed
Achin Guptae4d084e2014-02-19 17:18:23 +000078 * to BL31
79 ******************************************************************************/
Vikram Kanigirida567432014-04-15 18:08:08 +010080static bl31_params_t *bl2_to_bl31_params;
81static bl31_plat_params_t *bl2_to_bl31_plat_params;
82static entry_point_info_t *bl31_ep_info;
Achin Gupta4f6ad662013-10-25 09:08:21 +010083
Dan Handleye2712bc2014-04-10 15:37:22 +010084meminfo_t *bl2_plat_sec_mem_layout(void)
Achin Gupta4f6ad662013-10-25 09:08:21 +010085{
Sandrine Bailleuxee12f6f2013-11-28 14:55:58 +000086 return &bl2_tzram_layout;
Achin Gupta4f6ad662013-10-25 09:08:21 +010087}
88
Achin Guptae4d084e2014-02-19 17:18:23 +000089/*******************************************************************************
Vikram Kanigirida567432014-04-15 18:08:08 +010090 * This function assigns a pointer to the memory that the platform has kept
91 * aside to pass platform specific and trusted firmware related information
92 * to BL31. This memory is allocated by allocating memory to
93 * bl2_to_bl31_params_mem_t structure which is a superset of all the
94 * structure whose information is passed to BL31
95 * NOTE: This function should be called only once and should be done
96 * before generating params to BL31
97 ******************************************************************************/
98bl31_params_t *bl2_plat_get_bl31_params(void)
99{
100 bl2_to_bl31_params_mem_t *bl31_params_mem;
101
102 /*
103 * Ensure that the secure DRAM memory used for passing BL31 arguments
104 * does not overlap with the BL32_BASE.
105 */
106 assert(BL32_BASE > PARAMS_BASE + sizeof(bl2_to_bl31_params_mem_t));
107
108 /*
109 * Allocate the memory for all the arguments that needs to
110 * be passed to BL31
111 */
112 bl31_params_mem = (bl2_to_bl31_params_mem_t *)PARAMS_BASE;
113 memset((void *)PARAMS_BASE, 0, sizeof(bl2_to_bl31_params_mem_t));
114
115 /* Assign memory for TF related information */
116 bl2_to_bl31_params = &bl31_params_mem->bl31_params;
117 SET_PARAM_HEAD(bl2_to_bl31_params, PARAM_BL31, VERSION_1, 0);
118
119 /* Assign memory for platform specific information */
120 bl2_to_bl31_plat_params = &bl31_params_mem->bl31_plat_params;
121
122 /* Fill BL31 related information */
123 bl31_ep_info = &bl31_params_mem->bl31_ep_info;
124 bl2_to_bl31_params->bl31_image_info = &bl31_params_mem->bl31_image_info;
125 SET_PARAM_HEAD(bl2_to_bl31_params->bl31_image_info, PARAM_IMAGE_BINARY,
126 VERSION_1, 0);
127
128 /* Fill BL32 related information if it exists */
129 if (BL32_BASE) {
130 bl2_to_bl31_params->bl32_ep_info =
131 &bl31_params_mem->bl32_ep_info;
132 SET_PARAM_HEAD(bl2_to_bl31_params->bl32_ep_info,
133 PARAM_EP, VERSION_1, 0);
134 bl2_to_bl31_params->bl32_image_info =
135 &bl31_params_mem->bl32_image_info;
136 SET_PARAM_HEAD(bl2_to_bl31_params->bl32_image_info,
137 PARAM_IMAGE_BINARY,
138 VERSION_1, 0);
139 /*
140 * Populate the extents of memory available for loading BL32.
141 * TODO: We are temporarily executing BL2 from TZDRAM;
142 * will eventually move to Trusted SRAM
143 */
144 bl2_to_bl31_plat_params->bl32_meminfo.total_base = BL32_BASE;
145 bl2_to_bl31_plat_params->bl32_meminfo.free_base = BL32_BASE;
146 bl2_to_bl31_plat_params->bl32_meminfo.total_size =
147 (TZDRAM_BASE + TZDRAM_SIZE) - BL32_BASE;
148 bl2_to_bl31_plat_params->bl32_meminfo.free_size =
149 (TZDRAM_BASE + TZDRAM_SIZE) - BL32_BASE;
150 bl2_to_bl31_plat_params->bl32_meminfo.attr = BOT_LOAD;
151 }
152
153 /* Fill BL33 related information */
154 bl2_to_bl31_params->bl33_ep_info = &bl31_params_mem->bl33_ep_info;
155 SET_PARAM_HEAD(bl2_to_bl31_params->bl33_ep_info,
156 PARAM_EP, VERSION_1, 0);
157 bl2_to_bl31_params->bl33_image_info = &bl31_params_mem->bl33_image_info;
158 SET_PARAM_HEAD(bl2_to_bl31_params->bl33_image_info, PARAM_IMAGE_BINARY,
159 VERSION_1, 0);
160 /* Populate the extents of memory available for loading BL33 */
161 bl2_to_bl31_plat_params->bl33_meminfo.total_base = DRAM_BASE;
162 bl2_to_bl31_plat_params->bl33_meminfo.total_size = DRAM_SIZE;
163 bl2_to_bl31_plat_params->bl33_meminfo.free_base = DRAM_BASE;
164 bl2_to_bl31_plat_params->bl33_meminfo.free_size = DRAM_SIZE;
165
166 return bl2_to_bl31_params;
167}
168
169/*******************************************************************************
Achin Guptae4d084e2014-02-19 17:18:23 +0000170 * This function returns a pointer to the memory that the platform has kept
Vikram Kanigirida567432014-04-15 18:08:08 +0100171 * aside to pass platform related information that BL31 could need
172 ******************************************************************************/
173bl31_plat_params_t *bl2_plat_get_bl31_plat_params(void)
174{
175 return bl2_to_bl31_plat_params;
176}
177
178/*******************************************************************************
179 * This function returns a pointer to the shared memory that the platform
180 * has kept to point to entry point information of BL31 to BL2
Achin Guptae4d084e2014-02-19 17:18:23 +0000181 ******************************************************************************/
Vikram Kanigirida567432014-04-15 18:08:08 +0100182struct entry_point_info *bl2_plat_get_bl31_ep_info(void)
Harry Liebel561cd332014-02-14 14:42:48 +0000183{
Vikram Kanigirida567432014-04-15 18:08:08 +0100184 return bl31_ep_info;
Harry Liebel561cd332014-02-14 14:42:48 +0000185}
186
Vikram Kanigirida567432014-04-15 18:08:08 +0100187
Achin Gupta4f6ad662013-10-25 09:08:21 +0100188/*******************************************************************************
189 * BL1 has passed the extents of the trusted SRAM that should be visible to BL2
190 * in x0. This memory layout is sitting at the base of the free trusted SRAM.
191 * Copy it to a safe loaction before its reclaimed by later BL2 functionality.
192 ******************************************************************************/
Vikram Kanigiria3a5e4a2014-05-15 18:27:15 +0100193void bl2_early_platform_setup(meminfo_t *mem_layout)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100194{
Vikram Kanigiri3684abf2014-03-27 14:33:15 +0000195 /* Initialize the console to provide early debug support */
196 console_init(PL011_UART0_BASE);
197
Achin Gupta4f6ad662013-10-25 09:08:21 +0100198 /* Setup the BL2 memory layout */
199 bl2_tzram_layout.total_base = mem_layout->total_base;
200 bl2_tzram_layout.total_size = mem_layout->total_size;
201 bl2_tzram_layout.free_base = mem_layout->free_base;
202 bl2_tzram_layout.free_size = mem_layout->free_size;
203 bl2_tzram_layout.attr = mem_layout->attr;
204 bl2_tzram_layout.next = 0;
205
206 /* Initialize the platform config for future decision making */
207 platform_config_setup();
Achin Gupta4f6ad662013-10-25 09:08:21 +0100208}
209
210/*******************************************************************************
Sandrine Bailleux942f4052013-11-19 17:14:22 +0000211 * Perform platform specific setup. For now just initialize the memory location
212 * to use for passing arguments to BL31.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100213 ******************************************************************************/
Vikram Kanigirida567432014-04-15 18:08:08 +0100214void bl2_platform_setup(void)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100215{
Harry Liebelcef93392014-04-01 19:27:38 +0100216 /*
217 * Do initial security configuration to allow DRAM/device access. On
218 * Base FVP only DRAM security is programmable (via TrustZone), but
219 * other platforms might have more programmable security devices
220 * present.
221 */
222 plat_security_setup();
223
James Morrissey9d72b4e2014-02-10 17:04:32 +0000224 /* Initialise the IO layer and register platform IO devices */
225 io_setup();
Vikram Kanigirida567432014-04-15 18:08:08 +0100226}
Achin Guptaa3050ed2014-02-19 17:52:35 +0000227
Vikram Kanigirida567432014-04-15 18:08:08 +0100228/* Flush the TF params and the TF plat params */
229void bl2_plat_flush_bl31_params(void)
230{
231 flush_dcache_range((unsigned long)PARAMS_BASE, \
232 sizeof(bl2_to_bl31_params_mem_t));
Achin Gupta4f6ad662013-10-25 09:08:21 +0100233}
234
Vikram Kanigirida567432014-04-15 18:08:08 +0100235
Achin Gupta4f6ad662013-10-25 09:08:21 +0100236/*******************************************************************************
237 * Perform the very early platform specific architectural setup here. At the
238 * moment this is only intializes the mmu in a quick and dirty way.
239 ******************************************************************************/
240void bl2_plat_arch_setup()
241{
Sandrine Bailleux74a62b32014-05-09 11:35:36 +0100242 configure_mmu_el1(&bl2_tzram_layout,
243 BL2_RO_BASE,
244 BL2_RO_LIMIT,
245 BL2_COHERENT_RAM_BASE,
246 BL2_COHERENT_RAM_LIMIT);
Achin Gupta4f6ad662013-10-25 09:08:21 +0100247}
Vikram Kanigirida567432014-04-15 18:08:08 +0100248
249/*******************************************************************************
250 * Before calling this function BL31 is loaded in memory and its entrypoint
251 * is set by load_image. This is a placeholder for the platform to change
252 * the entrypoint of BL31 and set SPSR and security state.
253 * On FVP we are only setting the security state, entrypoint
254 ******************************************************************************/
255void bl2_plat_set_bl31_ep_info(image_info_t *bl31_image_info,
256 entry_point_info_t *bl31_ep_info)
257{
258 SET_SECURITY_STATE(bl31_ep_info->h.attr, SECURE);
259 bl31_ep_info->spsr = SPSR_64(MODE_EL3, MODE_SP_ELX,
260 DISABLE_ALL_EXCEPTIONS);
261}
262
263
264/*******************************************************************************
265 * Before calling this function BL32 is loaded in memory and its entrypoint
266 * is set by load_image. This is a placeholder for the platform to change
267 * the entrypoint of BL32 and set SPSR and security state.
268 * On FVP we are only setting the security state, entrypoint
269 ******************************************************************************/
270void bl2_plat_set_bl32_ep_info(image_info_t *bl32_image_info,
271 entry_point_info_t *bl32_ep_info)
272{
273 SET_SECURITY_STATE(bl32_ep_info->h.attr, SECURE);
274 /*
275 * The Secure Payload Dispatcher service is responsible for
276 * setting the SPSR prior to entry into the BL32 image.
277 */
278 bl32_ep_info->spsr = 0;
279}
280
281/*******************************************************************************
282 * Before calling this function BL33 is loaded in memory and its entrypoint
283 * is set by load_image. This is a placeholder for the platform to change
284 * the entrypoint of BL33 and set SPSR and security state.
285 * On FVP we are only setting the security state, entrypoint
286 ******************************************************************************/
287void bl2_plat_set_bl33_ep_info(image_info_t *image,
288 entry_point_info_t *bl33_ep_info)
289{
290 unsigned long el_status;
291 unsigned int mode;
292
293 /* Figure out what mode we enter the non-secure world in */
294 el_status = read_id_aa64pfr0_el1() >> ID_AA64PFR0_EL2_SHIFT;
295 el_status &= ID_AA64PFR0_ELX_MASK;
296
297 if (el_status)
298 mode = MODE_EL2;
299 else
300 mode = MODE_EL1;
301
302 /*
303 * TODO: Consider the possibility of specifying the SPSR in
304 * the FIP ToC and allowing the platform to have a say as
305 * well.
306 */
307 bl33_ep_info->spsr = SPSR_64(mode, MODE_SP_ELX,
308 DISABLE_ALL_EXCEPTIONS);
309 SET_SECURITY_STATE(bl33_ep_info->h.attr, NON_SECURE);
310}