blob: 4fb29223b092f6835a10fbb4c2dfaa51a414b98a [file] [log] [blame]
Muhammad Hadi Asyrafi Abdul Halim59d501e2019-03-08 19:21:04 +08001/*
2 * Copyright (c) 2019, ARM Limited and Contributors. All rights reserved.
Hadi Asyrafi0f484b32019-06-17 11:48:58 +08003 * Copyright (c) 2019, Intel Corporation. All rights reserved.
Muhammad Hadi Asyrafi Abdul Halim59d501e2019-03-08 19:21:04 +08004 *
5 * SPDX-License-Identifier: BSD-3-Clause
6 */
7
Hadi Asyrafic461add2019-06-12 11:24:12 +08008#ifndef CAD_QSPI_H
9#define CAD_QSPI_H
Muhammad Hadi Asyrafi Abdul Halim59d501e2019-03-08 19:21:04 +080010
11#define CAD_QSPI_MICRON_N25Q_SUPPORT 1
12
13#define CAD_QSPI_OFFSET 0xff8d2000
14
15#define CAD_INVALID -1
16#define CAD_QSPI_ERROR -2
17
18#define CAD_QSPI_ADDR_FASTREAD 0
19#define CAD_QSPI_ADDR_FASTREAD_DUAL_IO 1
20#define CAD_QSPI_ADDR_FASTREAD_QUAD_IO 2
21#define CAT_QSPI_ADDR_SINGLE_IO 0
22#define CAT_QSPI_ADDR_DUAL_IO 1
23#define CAT_QSPI_ADDR_QUAD_IO 2
24
25#define CAD_QSPI_BANK_ADDR(x) ((x) >> 24)
26#define CAD_QSPI_BANK_ADDR_MSK 0xff000000
27
28#define CAD_QSPI_COMMAND_TIMEOUT 0x10000000
29
30#define CAD_QSPI_CFG 0x0
31#define CAD_QSPI_CFG_BAUDDIV_MSK 0xff87ffff
32#define CAD_QSPI_CFG_BAUDDIV(x) (((x) << 19) & 0x780000)
33#define CAD_QSPI_CFG_CS_MSK ~0x3c00
34#define CAD_QSPI_CFG_CS(x) (((x) << 11))
35#define CAD_QSPI_CFG_ENABLE (1 << 0)
36#define CAD_QSPI_CFG_ENDMA_CLR_MSK 0xffff7fff
37#define CAD_QSPI_CFG_IDLE (1 << 31)
38#define CAD_QSPI_CFG_SELCLKPHASE_CLR_MSK 0xfffffffb
39#define CAD_QSPI_CFG_SELCLKPOL_CLR_MSK 0xfffffffd
40
41#define CAD_QSPIDATA_OFST 0xff900000
42
43#define CAD_QSPI_DELAY 0xc
44#define CAD_QSPI_DELAY_CSSOT(x) (((x) & 0xff) << 0)
45#define CAD_QSPI_DELAY_CSEOT(x) (((x) & 0xff) << 8)
46#define CAD_QSPI_DELAY_CSDADS(x) (((x) & 0xff) << 16)
47#define CAD_QSPI_DELAY_CSDA(x) (((x) & 0xff) << 24)
48
49#define CAD_QSPI_DEVSZ 0x14
50#define CAD_QSPI_DEVSZ_ADDR_BYTES(x) ((x) << 0)
51#define CAD_QSPI_DEVSZ_BYTES_PER_PAGE(x) ((x) << 4)
52#define CAD_QSPI_DEVSZ_BYTES_PER_BLOCK(x) ((x) << 16)
53
54#define CAD_QSPI_DEVWR 0x8
55#define CAD_QSPI_DEVRD 0x4
56#define CAD_QSPI_DEV_OPCODE(x) (((x) & 0xff) << 0)
57#define CAD_QSPI_DEV_INST_TYPE(x) (((x) & 0x03) << 8)
58#define CAD_QSPI_DEV_ADDR_TYPE(x) (((x) & 0x03) << 12)
59#define CAD_QSPI_DEV_DATA_TYPE(x) (((x) & 0x03) << 16)
60#define CAD_QSPI_DEV_MODE_BIT(x) (((x) & 0x01) << 20)
61#define CAD_QSPI_DEV_DUMMY_CLK_CYCLE(x) (((x) & 0x0f) << 24)
62
63#define CAD_QSPI_FLASHCMD 0x90
64#define CAD_QSPI_FLASHCMD_ADDR 0x94
65#define CAD_QSPI_FLASHCMD_EXECUTE 0x1
66#define CAD_QSPI_FLASHCMD_EXECUTE_STAT 0x2
67#define CAD_QSPI_FLASHCMD_NUM_DUMMYBYTES_MAX 5
68#define CAD_QSPI_FLASHCMD_NUM_DUMMYBYTES(x) (((x) << 7) & 0x000f80)
69#define CAD_QSPI_FLASHCMD_OPCODE(x) (((x) & 0xff) << 24)
70#define CAD_QSPI_FLASHCMD_ENRDDATA(x) (((x) & 1) << 23)
71#define CAD_QSPI_FLASHCMD_NUMRDDATABYTES(x) (((x) & 0xf) << 20)
72#define CAD_QSPI_FLASHCMD_ENCMDADDR(x) (((x) & 1) << 19)
73#define CAD_QSPI_FLASHCMD_ENMODEBIT(x) (((x) & 1) << 18)
74#define CAD_QSPI_FLASHCMD_NUMADDRBYTES(x) (((x) & 0x3) << 16)
75#define CAD_QSPI_FLASHCMD_ENWRDATA(x) (((x) & 1) << 15)
76#define CAD_QSPI_FLASHCMD_NUMWRDATABYTES(x) (((x) & 0x7) << 12)
77#define CAD_QSPI_FLASHCMD_NUMDUMMYBYTES(x) (((x) & 0x1f) << 7)
78#define CAD_QSPI_FLASHCMD_RDDATA0 0xa0
79#define CAD_QSPI_FLASHCMD_RDDATA1 0xa4
80#define CAD_QSPI_FLASHCMD_WRDATA0 0xa8
81#define CAD_QSPI_FLASHCMD_WRDATA1 0xac
82
83#define CAD_QSPI_RDDATACAP 0x10
84#define CAD_QSPI_RDDATACAP_BYP(x) (((x) & 1) << 0)
85#define CAD_QSPI_RDDATACAP_DELAY(x) (((x) & 0xf) << 1)
86
87#define CAD_QSPI_REMAPADDR 0x24
88#define CAD_QSPI_REMAPADDR_VALUE_SET(x) (((x) & 0xffffffff) << 0)
89
90#define CAD_QSPI_SRAMPART 0x18
91#define CAD_QSPI_SRAMFILL 0x2c
92#define CAD_QSPI_SRAMPART_ADDR(x) (((x) >> 0) & 0x3ff)
93#define CAD_QSPI_SRAM_FIFO_ENTRY_COUNT (512 / sizeof(uint32_t))
94#define CAD_QSPI_SRAMFILL_INDWRPART(x) (((x) >> 16) & 0x00ffff)
95#define CAD_QSPI_SRAMFILL_INDRDPART(x) (((x) >> 0) & 0x00ffff)
96
97#define CAD_QSPI_SELCLKPHASE(x) (((x) & 1) << 2)
98#define CAD_QSPI_SELCLKPOL(x) (((x) & 1) << 1)
99
100#define CAD_QSPI_STIG_FLAGSR_PROGRAMREADY(x) (((x) >> 7) & 1)
101#define CAD_QSPI_STIG_FLAGSR_ERASEREADY(x) (((x) >> 7) & 1)
102#define CAD_QSPI_STIG_FLAGSR_ERASEERROR(x) (((x) >> 5) & 1)
103#define CAD_QSPI_STIG_FLAGSR_PROGRAMERROR(x) (((x) >> 4) & 1)
104#define CAD_QSPI_STIG_OPCODE_CLFSR 0x50
105#define CAD_QSPI_STIG_OPCODE_RDID 0x9f
106#define CAD_QSPI_STIG_OPCODE_WRDIS 0x4
107#define CAD_QSPI_STIG_OPCODE_WREN 0x6
108#define CAD_QSPI_STIG_OPCODE_SUBSEC_ERASE 0x20
109#define CAD_QSPI_STIG_OPCODE_SEC_ERASE 0xd8
110#define CAD_QSPI_STIG_OPCODE_WREN_EXT_REG 0xc5
111#define CAD_QSPI_STIG_OPCODE_DIE_ERASE 0xc4
112#define CAD_QSPI_STIG_OPCODE_BULK_ERASE 0xc7
113#define CAD_QSPI_STIG_OPCODE_RDSR 0x5
114#define CAD_QSPI_STIG_OPCODE_RDFLGSR 0x70
115#define CAD_QSPI_STIG_OPCODE_RESET_EN 0x66
116#define CAD_QSPI_STIG_OPCODE_RESET_MEM 0x99
117#define CAD_QSPI_STIG_RDID_CAPACITYID(x) (((x) >> 16) & 0xff)
118#define CAD_QSPI_STIG_SR_BUSY(x) (((x) >> 0) & 1)
119
120
121#define CAD_QSPI_INST_SINGLE 0
122#define CAD_QSPI_INST_DUAL 1
123#define CAD_QSPI_INST_QUAD 2
124
125#define CAD_QSPI_INDRDSTADDR 0x68
126#define CAD_QSPI_INDRDCNT 0x6c
127#define CAD_QSPI_INDRD 0x60
128#define CAD_QSPI_INDRD_RD_STAT(x) (((x) >> 2) & 1)
129#define CAD_QSPI_INDRD_START 1
130#define CAD_QSPI_INDRD_IND_OPS_DONE 0x20
131
132#define CAD_QSPI_INDWR 0x70
133#define CAD_QSPI_INDWR_RDSTAT(x) (((x) >> 2) & 1)
134#define CAD_QSPI_INDWRSTADDR 0x78
135#define CAD_QSPI_INDWRCNT 0x7c
136#define CAD_QSPI_INDWR 0x70
137#define CAD_QSPI_INDWR_START 0x1
138#define CAD_QSPI_INDWR_INDDONE 0x20
139
140#define CAD_QSPI_INT_STATUS_ALL 0x0000ffff
141
142#define CAD_QSPI_N25Q_DIE_SIZE 0x02000000
143#define CAD_QSPI_BANK_SIZE 0x01000000
144#define CAD_QSPI_PAGE_SIZE 0x00000100
145
146#define CAD_QSPI_IRQMSK 0x44
147
148#define CAD_QSPI_SUBSECTOR_SIZE 0x1000
149
Hadi Asyrafi0f484b32019-06-17 11:48:58 +0800150#define INTEL_QSPI_ADDR_BYTES 2
151#define INTEL_QSPI_BYTES_PER_DEV 256
152#define INTEL_BYTES_PER_BLOCK 16
Muhammad Hadi Asyrafi Abdul Halim59d501e2019-03-08 19:21:04 +0800153
154#define QSPI_FAST_READ 0xb
155
Hadi Asyrafi0f484b32019-06-17 11:48:58 +0800156#define QSPI_WRITE 0x2
157
Muhammad Hadi Asyrafi Abdul Halim59d501e2019-03-08 19:21:04 +0800158// QSPI CONFIGURATIONS
159
160#define QSPI_CONFIG_CPOL 1
161#define QSPI_CONFIG_CPHA 1
162
163#define QSPI_CONFIG_CSSOT 0x14
164#define QSPI_CONFIG_CSEOT 0x14
165#define QSPI_CONFIG_CSDADS 0xff
166#define QSPI_CONFIG_CSDA 0xc8
167
168int cad_qspi_init(uint32_t desired_clk_freq, uint32_t clk_phase,
169 uint32_t clk_pol, uint32_t csda, uint32_t csdads,
170 uint32_t cseot, uint32_t cssot, uint32_t rddatacap);
171void cad_qspi_set_chip_select(int cs);
172int cad_qspi_erase(uint32_t offset, uint32_t size);
173int cad_qspi_write(void *buffer, uint32_t offset, uint32_t size);
174int cad_qspi_read(void *buffer, uint32_t offset, uint32_t size);
175int cad_qspi_update(void *buffer, uint32_t offset, uint32_t size);
176
177#endif
178