Varun Wadekar | 7a269e2 | 2015-06-10 14:04:32 +0530 | [diff] [blame] | 1 | /* |
Vignesh Radhakrishnan | b4a7294 | 2017-03-03 10:58:05 -0800 | [diff] [blame] | 2 | * Copyright (c) 2015-2017, ARM Limited and Contributors. All rights reserved. |
Varun Wadekar | 7a269e2 | 2015-06-10 14:04:32 +0530 | [diff] [blame] | 3 | * |
dp-arm | fa3cf0b | 2017-05-03 09:38:09 +0100 | [diff] [blame] | 4 | * SPDX-License-Identifier: BSD-3-Clause |
Varun Wadekar | 7a269e2 | 2015-06-10 14:04:32 +0530 | [diff] [blame] | 5 | */ |
| 6 | |
Varun Wadekar | 7a269e2 | 2015-06-10 14:04:32 +0530 | [diff] [blame] | 7 | #include <assert.h> |
Varun Wadekar | 7a269e2 | 2015-06-10 14:04:32 +0530 | [diff] [blame] | 8 | #include <errno.h> |
Antonio Nino Diaz | e0f9063 | 2018-12-14 00:18:21 +0000 | [diff] [blame] | 9 | |
| 10 | #include <arch.h> |
| 11 | #include <arch_helpers.h> |
| 12 | #include <common/bl_common.h> |
| 13 | #include <common/debug.h> |
| 14 | #include <common/runtime_svc.h> |
| 15 | #include <lib/mmio.h> |
| 16 | |
Varun Wadekar | 7a269e2 | 2015-06-10 14:04:32 +0530 | [diff] [blame] | 17 | #include <memctrl.h> |
Vignesh Radhakrishnan | b4a7294 | 2017-03-03 10:58:05 -0800 | [diff] [blame] | 18 | #include <tegra_platform.h> |
Isla Mitchell | e363146 | 2017-07-14 10:46:32 +0100 | [diff] [blame] | 19 | #include <tegra_private.h> |
Varun Wadekar | 7a269e2 | 2015-06-10 14:04:32 +0530 | [diff] [blame] | 20 | |
Varun Wadekar | 0f3baa0 | 2015-07-16 11:36:33 +0530 | [diff] [blame] | 21 | /******************************************************************************* |
Varun Wadekar | 923d04a | 2015-12-09 18:18:53 -0800 | [diff] [blame] | 22 | * Common Tegra SiP SMCs |
Varun Wadekar | 0f3baa0 | 2015-07-16 11:36:33 +0530 | [diff] [blame] | 23 | ******************************************************************************/ |
Varun Wadekar | 7a269e2 | 2015-06-10 14:04:32 +0530 | [diff] [blame] | 24 | #define TEGRA_SIP_NEW_VIDEOMEM_REGION 0x82000003 |
Varun Wadekar | dc79930 | 2015-12-28 16:36:42 -0800 | [diff] [blame] | 25 | #define TEGRA_SIP_FIQ_NS_ENTRYPOINT 0x82000005 |
| 26 | #define TEGRA_SIP_FIQ_NS_GET_CONTEXT 0x82000006 |
Varun Wadekar | 7a269e2 | 2015-06-10 14:04:32 +0530 | [diff] [blame] | 27 | |
| 28 | /******************************************************************************* |
Varun Wadekar | 923d04a | 2015-12-09 18:18:53 -0800 | [diff] [blame] | 29 | * SoC specific SiP handler |
| 30 | ******************************************************************************/ |
| 31 | #pragma weak plat_sip_handler |
Anthony Zhou | 035f24b | 2017-03-01 12:47:37 +0800 | [diff] [blame] | 32 | int32_t plat_sip_handler(uint32_t smc_fid, |
Varun Wadekar | 923d04a | 2015-12-09 18:18:53 -0800 | [diff] [blame] | 33 | uint64_t x1, |
| 34 | uint64_t x2, |
| 35 | uint64_t x3, |
| 36 | uint64_t x4, |
Anthony Zhou | e5bd345 | 2017-03-01 12:47:37 +0800 | [diff] [blame] | 37 | const void *cookie, |
Varun Wadekar | 923d04a | 2015-12-09 18:18:53 -0800 | [diff] [blame] | 38 | void *handle, |
| 39 | uint64_t flags) |
| 40 | { |
Anthony Zhou | e5bd345 | 2017-03-01 12:47:37 +0800 | [diff] [blame] | 41 | /* unused parameters */ |
| 42 | (void)smc_fid; |
| 43 | (void)x1; |
| 44 | (void)x2; |
| 45 | (void)x3; |
| 46 | (void)x4; |
| 47 | (void)cookie; |
| 48 | (void)handle; |
| 49 | (void)flags; |
| 50 | |
Varun Wadekar | 923d04a | 2015-12-09 18:18:53 -0800 | [diff] [blame] | 51 | return -ENOTSUP; |
| 52 | } |
| 53 | |
| 54 | /******************************************************************************* |
Wayne Lin | 2330edd | 2016-03-31 13:49:09 -0700 | [diff] [blame] | 55 | * This function is responsible for handling all SiP calls |
Varun Wadekar | 7a269e2 | 2015-06-10 14:04:32 +0530 | [diff] [blame] | 56 | ******************************************************************************/ |
Masahiro Yamada | 5ac9d96 | 2018-04-19 01:18:48 +0900 | [diff] [blame] | 57 | uintptr_t tegra_sip_handler(uint32_t smc_fid, |
| 58 | u_register_t x1, |
| 59 | u_register_t x2, |
| 60 | u_register_t x3, |
| 61 | u_register_t x4, |
| 62 | void *cookie, |
| 63 | void *handle, |
| 64 | u_register_t flags) |
Varun Wadekar | 7a269e2 | 2015-06-10 14:04:32 +0530 | [diff] [blame] | 65 | { |
Anthony Zhou | 4408e88 | 2017-07-07 14:29:51 +0800 | [diff] [blame] | 66 | uint32_t regval, local_x2_32 = (uint32_t)x2; |
Anthony Zhou | e5bd345 | 2017-03-01 12:47:37 +0800 | [diff] [blame] | 67 | int32_t err; |
Varun Wadekar | 7a269e2 | 2015-06-10 14:04:32 +0530 | [diff] [blame] | 68 | |
Varun Wadekar | 923d04a | 2015-12-09 18:18:53 -0800 | [diff] [blame] | 69 | /* Check if this is a SoC specific SiP */ |
| 70 | err = plat_sip_handler(smc_fid, x1, x2, x3, x4, cookie, handle, flags); |
Anthony Zhou | 035f24b | 2017-03-01 12:47:37 +0800 | [diff] [blame] | 71 | if (err == 0) { |
| 72 | |
Varun Wadekar | 14f3957 | 2017-04-17 11:54:33 -0700 | [diff] [blame] | 73 | SMC_RET1(handle, (uint64_t)err); |
Varun Wadekar | 923d04a | 2015-12-09 18:18:53 -0800 | [diff] [blame] | 74 | |
Anthony Zhou | 035f24b | 2017-03-01 12:47:37 +0800 | [diff] [blame] | 75 | } else { |
Varun Wadekar | 7a269e2 | 2015-06-10 14:04:32 +0530 | [diff] [blame] | 76 | |
Anthony Zhou | 035f24b | 2017-03-01 12:47:37 +0800 | [diff] [blame] | 77 | switch (smc_fid) { |
Varun Wadekar | 7a269e2 | 2015-06-10 14:04:32 +0530 | [diff] [blame] | 78 | |
Anthony Zhou | 035f24b | 2017-03-01 12:47:37 +0800 | [diff] [blame] | 79 | case TEGRA_SIP_NEW_VIDEOMEM_REGION: |
Varun Wadekar | 0f3baa0 | 2015-07-16 11:36:33 +0530 | [diff] [blame] | 80 | |
Anthony Zhou | 035f24b | 2017-03-01 12:47:37 +0800 | [diff] [blame] | 81 | /* |
| 82 | * Check if Video Memory overlaps TZDRAM (contains bl31/bl32) |
| 83 | * or falls outside of the valid DRAM range |
| 84 | */ |
Anthony Zhou | 4408e88 | 2017-07-07 14:29:51 +0800 | [diff] [blame] | 85 | err = bl31_check_ns_address(x1, local_x2_32); |
Anthony Zhou | 035f24b | 2017-03-01 12:47:37 +0800 | [diff] [blame] | 86 | if (err != 0) { |
| 87 | SMC_RET1(handle, (uint64_t)err); |
| 88 | } |
Varun Wadekar | a59a7c5 | 2017-04-26 08:31:50 -0700 | [diff] [blame] | 89 | |
Anthony Zhou | 035f24b | 2017-03-01 12:47:37 +0800 | [diff] [blame] | 90 | /* |
| 91 | * Check if Video Memory is aligned to 1MB. |
| 92 | */ |
Anthony Zhou | 4408e88 | 2017-07-07 14:29:51 +0800 | [diff] [blame] | 93 | if (((x1 & 0xFFFFFU) != 0U) || ((local_x2_32 & 0xFFFFFU) != 0U)) { |
Anthony Zhou | 035f24b | 2017-03-01 12:47:37 +0800 | [diff] [blame] | 94 | ERROR("Unaligned Video Memory base address!\n"); |
Anthony Zhou | 0e07e45 | 2017-07-26 17:16:54 +0800 | [diff] [blame] | 95 | SMC_RET1(handle, (uint64_t)-ENOTSUP); |
Anthony Zhou | 035f24b | 2017-03-01 12:47:37 +0800 | [diff] [blame] | 96 | } |
Varun Wadekar | 7a269e2 | 2015-06-10 14:04:32 +0530 | [diff] [blame] | 97 | |
Anthony Zhou | 035f24b | 2017-03-01 12:47:37 +0800 | [diff] [blame] | 98 | /* |
| 99 | * The GPU is the user of the Video Memory region. In order to |
| 100 | * transition to the new memory region smoothly, we program the |
| 101 | * new base/size ONLY if the GPU is in reset mode. |
| 102 | */ |
| 103 | regval = mmio_read_32(TEGRA_CAR_RESET_BASE + |
| 104 | TEGRA_GPU_RESET_REG_OFFSET); |
Anthony Zhou | 0e07e45 | 2017-07-26 17:16:54 +0800 | [diff] [blame] | 105 | if ((regval & GPU_RESET_BIT) == 0U) { |
Anthony Zhou | 035f24b | 2017-03-01 12:47:37 +0800 | [diff] [blame] | 106 | ERROR("GPU not in reset! Video Memory setup failed\n"); |
Anthony Zhou | 0e07e45 | 2017-07-26 17:16:54 +0800 | [diff] [blame] | 107 | SMC_RET1(handle, (uint64_t)-ENOTSUP); |
Anthony Zhou | 035f24b | 2017-03-01 12:47:37 +0800 | [diff] [blame] | 108 | } |
Varun Wadekar | 7a269e2 | 2015-06-10 14:04:32 +0530 | [diff] [blame] | 109 | |
Anthony Zhou | 035f24b | 2017-03-01 12:47:37 +0800 | [diff] [blame] | 110 | /* new video memory carveout settings */ |
Anthony Zhou | 4408e88 | 2017-07-07 14:29:51 +0800 | [diff] [blame] | 111 | tegra_memctrl_videomem_setup(x1, local_x2_32); |
Varun Wadekar | dc79930 | 2015-12-28 16:36:42 -0800 | [diff] [blame] | 112 | |
Jeetesh Burman | 48fef88 | 2018-01-22 15:40:08 +0530 | [diff] [blame] | 113 | /* |
| 114 | * Ensure again that GPU is still in reset after VPR resize |
| 115 | */ |
| 116 | regval = mmio_read_32(TEGRA_CAR_RESET_BASE + |
| 117 | TEGRA_GPU_RESET_REG_OFFSET); |
| 118 | if ((regval & GPU_RESET_BIT) == 0U) { |
| 119 | mmio_write_32(TEGRA_CAR_RESET_BASE + TEGRA_GPU_RESET_GPU_SET_OFFSET, |
| 120 | GPU_SET_BIT); |
| 121 | } |
| 122 | |
Anthony Zhou | 035f24b | 2017-03-01 12:47:37 +0800 | [diff] [blame] | 123 | SMC_RET1(handle, 0); |
Varun Wadekar | dc79930 | 2015-12-28 16:36:42 -0800 | [diff] [blame] | 124 | |
| 125 | /* |
Anthony Zhou | 035f24b | 2017-03-01 12:47:37 +0800 | [diff] [blame] | 126 | * The NS world registers the address of its handler to be |
| 127 | * used for processing the FIQ. This is normally used by the |
| 128 | * NS FIQ debugger driver to detect system hangs by programming |
| 129 | * a watchdog timer to fire a FIQ interrupt. |
Varun Wadekar | dc79930 | 2015-12-28 16:36:42 -0800 | [diff] [blame] | 130 | */ |
Anthony Zhou | 035f24b | 2017-03-01 12:47:37 +0800 | [diff] [blame] | 131 | case TEGRA_SIP_FIQ_NS_ENTRYPOINT: |
Varun Wadekar | dc79930 | 2015-12-28 16:36:42 -0800 | [diff] [blame] | 132 | |
Anthony Zhou | 035f24b | 2017-03-01 12:47:37 +0800 | [diff] [blame] | 133 | if (x1 == 0U) { |
| 134 | SMC_RET1(handle, SMC_UNK); |
| 135 | } |
Varun Wadekar | dc79930 | 2015-12-28 16:36:42 -0800 | [diff] [blame] | 136 | |
Anthony Zhou | 035f24b | 2017-03-01 12:47:37 +0800 | [diff] [blame] | 137 | /* |
| 138 | * TODO: Check if x1 contains a valid DRAM address |
| 139 | */ |
Varun Wadekar | dc79930 | 2015-12-28 16:36:42 -0800 | [diff] [blame] | 140 | |
Anthony Zhou | 035f24b | 2017-03-01 12:47:37 +0800 | [diff] [blame] | 141 | /* store the NS world's entrypoint */ |
| 142 | tegra_fiq_set_ns_entrypoint(x1); |
Varun Wadekar | dc79930 | 2015-12-28 16:36:42 -0800 | [diff] [blame] | 143 | |
Anthony Zhou | 035f24b | 2017-03-01 12:47:37 +0800 | [diff] [blame] | 144 | SMC_RET1(handle, 0); |
Varun Wadekar | dc79930 | 2015-12-28 16:36:42 -0800 | [diff] [blame] | 145 | |
Vignesh Radhakrishnan | b4a7294 | 2017-03-03 10:58:05 -0800 | [diff] [blame] | 146 | /* |
Anthony Zhou | 035f24b | 2017-03-01 12:47:37 +0800 | [diff] [blame] | 147 | * The NS world's FIQ handler issues this SMC to get the NS EL1/EL0 |
| 148 | * CPU context when the FIQ interrupt was triggered. This allows the |
| 149 | * NS world to understand the CPU state when the watchdog interrupt |
| 150 | * triggered. |
Vignesh Radhakrishnan | b4a7294 | 2017-03-03 10:58:05 -0800 | [diff] [blame] | 151 | */ |
Anthony Zhou | 035f24b | 2017-03-01 12:47:37 +0800 | [diff] [blame] | 152 | case TEGRA_SIP_FIQ_NS_GET_CONTEXT: |
Vignesh Radhakrishnan | b4a7294 | 2017-03-03 10:58:05 -0800 | [diff] [blame] | 153 | |
Anthony Zhou | 035f24b | 2017-03-01 12:47:37 +0800 | [diff] [blame] | 154 | /* retrieve context registers when FIQ triggered */ |
| 155 | (void)tegra_fiq_get_intr_context(); |
Vignesh Radhakrishnan | b4a7294 | 2017-03-03 10:58:05 -0800 | [diff] [blame] | 156 | |
Anthony Zhou | 035f24b | 2017-03-01 12:47:37 +0800 | [diff] [blame] | 157 | SMC_RET0(handle); |
| 158 | |
Anthony Zhou | 035f24b | 2017-03-01 12:47:37 +0800 | [diff] [blame] | 159 | default: |
| 160 | ERROR("%s: unhandled SMC (0x%x)\n", __func__, smc_fid); |
| 161 | break; |
| 162 | } |
Varun Wadekar | 7a269e2 | 2015-06-10 14:04:32 +0530 | [diff] [blame] | 163 | } |
| 164 | |
| 165 | SMC_RET1(handle, SMC_UNK); |
| 166 | } |
| 167 | |
| 168 | /* Define a runtime service descriptor for fast SMC calls */ |
| 169 | DECLARE_RT_SVC( |
Varun Wadekar | 923d04a | 2015-12-09 18:18:53 -0800 | [diff] [blame] | 170 | tegra_sip_fast, |
Varun Wadekar | 7a269e2 | 2015-06-10 14:04:32 +0530 | [diff] [blame] | 171 | |
Anthony Zhou | e5bd345 | 2017-03-01 12:47:37 +0800 | [diff] [blame] | 172 | (OEN_SIP_START), |
| 173 | (OEN_SIP_END), |
| 174 | (SMC_TYPE_FAST), |
| 175 | (NULL), |
| 176 | (tegra_sip_handler) |
Varun Wadekar | 7a269e2 | 2015-06-10 14:04:32 +0530 | [diff] [blame] | 177 | ); |