blob: cfdad8ec4466b68fd9329cebbd284c40d325a4fa [file] [log] [blame]
Mikael Olsson7da66192021-02-12 17:30:22 +01001/*
Joshua Pimm6bc80672022-10-19 15:46:27 +01002 * Copyright (c) 2021-2023, Arm Limited. All rights reserved.
Mikael Olsson7da66192021-02-12 17:30:22 +01003 *
4 * SPDX-License-Identifier: BSD-3-Clause
5 */
6
7#ifndef ETHOSN_H
8#define ETHOSN_H
9
10#include <lib/smccc.h>
11
12/* Function numbers */
13#define ETHOSN_FNUM_VERSION U(0x50)
14#define ETHOSN_FNUM_IS_SEC U(0x51)
15#define ETHOSN_FNUM_HARD_RESET U(0x52)
16#define ETHOSN_FNUM_SOFT_RESET U(0x53)
Mikael Olsson47675f22022-11-04 15:01:02 +010017#define ETHOSN_FNUM_IS_SLEEPING U(0x54)
Mikael Olssond6cedcb2023-01-27 18:53:48 +010018#define ETHOSN_FNUM_GET_FW_PROP U(0x55)
19/* 0x56-0x5F reserved for future use */
20
21/* Properties for ETHOSN_FNUM_TZMP_GET_FW_PROP */
22#define ETHOSN_FW_PROP_VERSION U(0xF00)
23#define ETHOSN_FW_PROP_MEM_INFO U(0xF01)
24#define ETHOSN_FW_PROP_OFFSETS U(0xF02)
25#define ETHOSN_FW_PROP_VA_MAP U(0xF03)
Mikael Olsson7da66192021-02-12 17:30:22 +010026
27/* SMC64 function IDs */
28#define ETHOSN_FID_64(func_num) U(0xC2000000 | func_num)
29#define ETHOSN_FID_VERSION_64 ETHOSN_FID_64(ETHOSN_FNUM_VERSION)
30#define ETHOSN_FID_IS_SEC_64 ETHOSN_FID_64(ETHOSN_FNUM_IS_SEC)
31#define ETHOSN_FID_HARD_RESET_64 ETHOSN_FID_64(ETHOSN_FNUM_HARD_RESET)
32#define ETHOSN_FID_SOFT_RESET_64 ETHOSN_FID_64(ETHOSN_FNUM_SOFT_RESET)
33
34/* SMC32 function IDs */
35#define ETHOSN_FID_32(func_num) U(0x82000000 | func_num)
36#define ETHOSN_FID_VERSION_32 ETHOSN_FID_32(ETHOSN_FNUM_VERSION)
37#define ETHOSN_FID_IS_SEC_32 ETHOSN_FID_32(ETHOSN_FNUM_IS_SEC)
38#define ETHOSN_FID_HARD_RESET_32 ETHOSN_FID_32(ETHOSN_FNUM_HARD_RESET)
39#define ETHOSN_FID_SOFT_RESET_32 ETHOSN_FID_32(ETHOSN_FNUM_SOFT_RESET)
40
41#define ETHOSN_NUM_SMC_CALLS 8
42
43/* Macro to identify function calls */
44#define ETHOSN_FID_MASK U(0xFFF0)
45#define ETHOSN_FID_VALUE U(0x50)
46#define is_ethosn_fid(_fid) (((_fid) & ETHOSN_FID_MASK) == ETHOSN_FID_VALUE)
47
48/* Service version */
Mikael Olsson3288b462022-08-15 17:12:58 +020049#define ETHOSN_VERSION_MAJOR U(2)
Mikael Olssond6cedcb2023-01-27 18:53:48 +010050#define ETHOSN_VERSION_MINOR U(4)
Mikael Olsson7da66192021-02-12 17:30:22 +010051
52/* Return codes for function calls */
53#define ETHOSN_SUCCESS 0
54#define ETHOSN_NOT_SUPPORTED -1
55/* -2 Reserved for NOT_REQUIRED */
Joshua Pimm6bc80672022-10-19 15:46:27 +010056#define ETHOSN_INVALID_PARAMETER -3
Mikael Olsson7da66192021-02-12 17:30:22 +010057#define ETHOSN_FAILURE -4
Laurent Carlier5205df22021-09-16 15:10:35 +010058#define ETHOSN_UNKNOWN_CORE_ADDRESS -5
Mikael Olsson3288b462022-08-15 17:12:58 +020059#define ETHOSN_UNKNOWN_ALLOCATOR_IDX -6
Mikael Olsson7da66192021-02-12 17:30:22 +010060
Joshua Pimm6bc80672022-10-19 15:46:27 +010061/*
62 * Argument types for soft and hard resets to indicate whether to reset
63 * and reconfigure the NPU or only halt it
64 */
65#define ETHOSN_RESET_TYPE_FULL U(0)
66#define ETHOSN_RESET_TYPE_HALT U(1)
67
Mikael Olsson461bf7d2023-01-18 18:05:15 +010068int ethosn_smc_setup(void);
69
Mikael Olsson7da66192021-02-12 17:30:22 +010070uintptr_t ethosn_smc_handler(uint32_t smc_fid,
Laurent Carlier5205df22021-09-16 15:10:35 +010071 u_register_t core_addr,
Mikael Olsson3288b462022-08-15 17:12:58 +020072 u_register_t asset_alloc_idx,
Joshua Pimm6bc80672022-10-19 15:46:27 +010073 u_register_t reset_type,
Mikael Olsson7da66192021-02-12 17:30:22 +010074 u_register_t x4,
75 void *cookie,
76 void *handle,
77 u_register_t flags);
78
79#endif /* ETHOSN_H */