Jorge Ramirez-Ortiz | 47503d2 | 2018-09-23 09:36:52 +0200 | [diff] [blame] | 1 | /* |
| 2 | * Copyright (c) 2015-2017, Renesas Electronics Corporation. All rights reserved. |
| 3 | * |
| 4 | * SPDX-License-Identifier: BSD-3-Clause |
| 5 | */ |
| 6 | |
| 7 | #include <stdint.h> |
Antonio Nino Diaz | e0f9063 | 2018-12-14 00:18:21 +0000 | [diff] [blame] | 8 | |
| 9 | #include <common/debug.h> |
| 10 | |
Jorge Ramirez-Ortiz | 47503d2 | 2018-09-23 09:36:52 +0200 | [diff] [blame] | 11 | #include <rcar_def.h> |
Antonio Nino Diaz | e0f9063 | 2018-12-14 00:18:21 +0000 | [diff] [blame] | 12 | |
Jorge Ramirez-Ortiz | 47503d2 | 2018-09-23 09:36:52 +0200 | [diff] [blame] | 13 | #include "../qos_common.h" |
| 14 | #include "qos_init_h3_v11.h" |
| 15 | |
| 16 | #define RCAR_QOS_VERSION "rev.0.37" |
| 17 | |
| 18 | #define RCAR_QOS_NONE (3U) |
| 19 | #define RCAR_QOS_TYPE_DEFAULT (0U) |
| 20 | |
| 21 | #define RCAR_DRAM_SPLIT_LINEAR (0U) |
| 22 | #define RCAR_DRAM_SPLIT_4CH (1U) |
| 23 | #define RCAR_DRAM_SPLIT_2CH (2U) |
| 24 | #define RCAR_DRAM_SPLIT_AUTO (3U) |
| 25 | |
| 26 | #define RST_BASE (0xE6160000U) |
| 27 | #define RST_MODEMR (RST_BASE + 0x0060U) |
| 28 | |
| 29 | #define RCAR_PWRSR8 (0xE6180340U) /* A3VP_PWRSR0 */ |
| 30 | #define RCAR_PWRONCR8 (0xE618034CU) /* A3VP_PWRONCR */ |
| 31 | #define RCAR_PWRSR9 (0xE6180380U) /* A3VC_PWRSR0 */ |
| 32 | #define RCAR_PWRONCR9 (0xE618038CU) /* A3VC_PWRONCR */ |
| 33 | #define RCAR_PWRSR10 (0xE61803C0U) /* A2VC_PWRSR0 */ |
| 34 | #define RCAR_PWRONCR10 (0xE61803CCU) /* A2VC_PWRONCR */ |
| 35 | |
| 36 | #define DBSC_BASE (0xE6790000U) |
| 37 | #define DBSC_DBCAM0CNF0 (DBSC_BASE + 0x0900U) |
| 38 | #define DBSC_DBCAM0CNF1 (DBSC_BASE + 0x0904U) |
| 39 | #define DBSC_DBCAM0CNF2 (DBSC_BASE + 0x0908U) |
| 40 | #define DBSC_DBCAM0CNF3 (DBSC_BASE + 0x090CU) |
| 41 | #define DBSC_DBCAMDIS (DBSC_BASE + 0x09fCU) |
| 42 | #define DBSC_DBSCHCNT0 (DBSC_BASE + 0x1000U) |
| 43 | #define DBSC_DBSCHCNT1 (DBSC_BASE + 0x1004U) |
| 44 | #define DBSC_DBSCHSZ0 (DBSC_BASE + 0x1010U) |
| 45 | #define DBSC_DBSCHRW0 (DBSC_BASE + 0x1020U) |
| 46 | #define DBSC_DBSCHQOS_0_0 (DBSC_BASE + 0x1030U) |
| 47 | #define DBSC_DBSCHQOS_0_1 (DBSC_BASE + 0x1034U) |
| 48 | #define DBSC_DBSCHQOS_0_2 (DBSC_BASE + 0x1038U) |
| 49 | #define DBSC_DBSCHQOS_0_3 (DBSC_BASE + 0x103CU) |
| 50 | #define DBSC_DBSCHQOS_1_0 (DBSC_BASE + 0x1040U) |
| 51 | #define DBSC_DBSCHQOS_1_1 (DBSC_BASE + 0x1044U) |
| 52 | #define DBSC_DBSCHQOS_1_2 (DBSC_BASE + 0x1048U) |
| 53 | #define DBSC_DBSCHQOS_1_3 (DBSC_BASE + 0x104CU) |
| 54 | #define DBSC_DBSCHQOS_2_0 (DBSC_BASE + 0x1050U) |
| 55 | #define DBSC_DBSCHQOS_2_1 (DBSC_BASE + 0x1054U) |
| 56 | #define DBSC_DBSCHQOS_2_2 (DBSC_BASE + 0x1058U) |
| 57 | #define DBSC_DBSCHQOS_2_3 (DBSC_BASE + 0x105CU) |
| 58 | #define DBSC_DBSCHQOS_3_0 (DBSC_BASE + 0x1060U) |
| 59 | #define DBSC_DBSCHQOS_3_1 (DBSC_BASE + 0x1064U) |
| 60 | #define DBSC_DBSCHQOS_3_2 (DBSC_BASE + 0x1068U) |
| 61 | #define DBSC_DBSCHQOS_3_3 (DBSC_BASE + 0x106CU) |
| 62 | #define DBSC_DBSCHQOS_4_0 (DBSC_BASE + 0x1070U) |
| 63 | #define DBSC_DBSCHQOS_4_1 (DBSC_BASE + 0x1074U) |
| 64 | #define DBSC_DBSCHQOS_4_2 (DBSC_BASE + 0x1078U) |
| 65 | #define DBSC_DBSCHQOS_4_3 (DBSC_BASE + 0x107CU) |
| 66 | #define DBSC_DBSCHQOS_5_0 (DBSC_BASE + 0x1080U) |
| 67 | #define DBSC_DBSCHQOS_5_1 (DBSC_BASE + 0x1084U) |
| 68 | #define DBSC_DBSCHQOS_5_2 (DBSC_BASE + 0x1088U) |
| 69 | #define DBSC_DBSCHQOS_5_3 (DBSC_BASE + 0x108CU) |
| 70 | #define DBSC_DBSCHQOS_6_0 (DBSC_BASE + 0x1090U) |
| 71 | #define DBSC_DBSCHQOS_6_1 (DBSC_BASE + 0x1094U) |
| 72 | #define DBSC_DBSCHQOS_6_2 (DBSC_BASE + 0x1098U) |
| 73 | #define DBSC_DBSCHQOS_6_3 (DBSC_BASE + 0x109CU) |
| 74 | #define DBSC_DBSCHQOS_7_0 (DBSC_BASE + 0x10A0U) |
| 75 | #define DBSC_DBSCHQOS_7_1 (DBSC_BASE + 0x10A4U) |
| 76 | #define DBSC_DBSCHQOS_7_2 (DBSC_BASE + 0x10A8U) |
| 77 | #define DBSC_DBSCHQOS_7_3 (DBSC_BASE + 0x10ACU) |
| 78 | #define DBSC_DBSCHQOS_8_0 (DBSC_BASE + 0x10B0U) |
| 79 | #define DBSC_DBSCHQOS_8_1 (DBSC_BASE + 0x10B4U) |
| 80 | #define DBSC_DBSCHQOS_8_2 (DBSC_BASE + 0x10B8U) |
| 81 | #define DBSC_DBSCHQOS_8_3 (DBSC_BASE + 0x10BCU) |
| 82 | #define DBSC_DBSCHQOS_9_0 (DBSC_BASE + 0x10C0U) |
| 83 | #define DBSC_DBSCHQOS_9_1 (DBSC_BASE + 0x10C4U) |
| 84 | #define DBSC_DBSCHQOS_9_2 (DBSC_BASE + 0x10C8U) |
| 85 | #define DBSC_DBSCHQOS_9_3 (DBSC_BASE + 0x10CCU) |
| 86 | #define DBSC_DBSCHQOS_10_0 (DBSC_BASE + 0x10D0U) |
| 87 | #define DBSC_DBSCHQOS_10_1 (DBSC_BASE + 0x10D4U) |
| 88 | #define DBSC_DBSCHQOS_10_2 (DBSC_BASE + 0x10D8U) |
| 89 | #define DBSC_DBSCHQOS_10_3 (DBSC_BASE + 0x10DCU) |
| 90 | #define DBSC_DBSCHQOS_11_0 (DBSC_BASE + 0x10E0U) |
| 91 | #define DBSC_DBSCHQOS_11_1 (DBSC_BASE + 0x10E4U) |
| 92 | #define DBSC_DBSCHQOS_11_2 (DBSC_BASE + 0x10E8U) |
| 93 | #define DBSC_DBSCHQOS_11_3 (DBSC_BASE + 0x10ECU) |
| 94 | #define DBSC_DBSCHQOS_12_0 (DBSC_BASE + 0x10F0U) |
| 95 | #define DBSC_DBSCHQOS_12_1 (DBSC_BASE + 0x10F4U) |
| 96 | #define DBSC_DBSCHQOS_12_2 (DBSC_BASE + 0x10F8U) |
| 97 | #define DBSC_DBSCHQOS_12_3 (DBSC_BASE + 0x10FCU) |
| 98 | #define DBSC_DBSCHQOS_13_0 (DBSC_BASE + 0x1100U) |
| 99 | #define DBSC_DBSCHQOS_13_1 (DBSC_BASE + 0x1104U) |
| 100 | #define DBSC_DBSCHQOS_13_2 (DBSC_BASE + 0x1108U) |
| 101 | #define DBSC_DBSCHQOS_13_3 (DBSC_BASE + 0x110CU) |
| 102 | #define DBSC_DBSCHQOS_14_0 (DBSC_BASE + 0x1110U) |
| 103 | #define DBSC_DBSCHQOS_14_1 (DBSC_BASE + 0x1114U) |
| 104 | #define DBSC_DBSCHQOS_14_2 (DBSC_BASE + 0x1118U) |
| 105 | #define DBSC_DBSCHQOS_14_3 (DBSC_BASE + 0x111CU) |
| 106 | #define DBSC_DBSCHQOS_15_0 (DBSC_BASE + 0x1120U) |
| 107 | #define DBSC_DBSCHQOS_15_1 (DBSC_BASE + 0x1124U) |
| 108 | #define DBSC_DBSCHQOS_15_2 (DBSC_BASE + 0x1128U) |
| 109 | #define DBSC_DBSCHQOS_15_3 (DBSC_BASE + 0x112CU) |
| 110 | #define DBSC_SCFCTST2 (DBSC_BASE + 0x170CU) |
| 111 | |
| 112 | #define AXI_BASE (0xE6784000U) |
| 113 | #define AXI_ADSPLCR0 (AXI_BASE + 0x0008U) |
| 114 | #define AXI_ADSPLCR1 (AXI_BASE + 0x000CU) |
| 115 | #define AXI_ADSPLCR2 (AXI_BASE + 0x0010U) |
| 116 | #define AXI_ADSPLCR3 (AXI_BASE + 0x0014U) |
| 117 | #define ADSPLCR0_ADRMODE_DEFAULT ((uint32_t)0U << 31U) |
| 118 | #define ADSPLCR0_ADRMODE_GEN2 ((uint32_t)1U << 31U) |
| 119 | #define ADSPLCR0_SPLITSEL(x) ((uint32_t)(x) << 16U) |
| 120 | #define ADSPLCR0_AREA(x) ((uint32_t)(x) << 8U) |
| 121 | #define ADSPLCR0_SWP (0x0CU) |
| 122 | |
| 123 | #define MSTAT_BASE (0xE67E0000U) |
| 124 | #define MSTAT_FIX_QOS_BANK0 (MSTAT_BASE + 0x0000U) |
| 125 | #define MSTAT_FIX_QOS_BANK1 (MSTAT_BASE + 0x1000U) |
| 126 | #define MSTAT_BE_QOS_BANK0 (MSTAT_BASE + 0x2000U) |
| 127 | #define MSTAT_BE_QOS_BANK1 (MSTAT_BASE + 0x3000U) |
| 128 | #define MSTAT_SL_INIT (MSTAT_BASE + 0x8000U) |
| 129 | #define MSTAT_REF_ARS (MSTAT_BASE + 0x8004U) |
| 130 | #define MSTAT_STATQC (MSTAT_BASE + 0x8008U) |
| 131 | |
| 132 | #define RALLOC_BASE (0xE67F0000U) |
| 133 | #define RALLOC_RAS (RALLOC_BASE + 0x0000U) |
| 134 | #define RALLOC_FIXTH (RALLOC_BASE + 0x0004U) |
| 135 | #define RALLOC_RAEN (RALLOC_BASE + 0x0018U) |
| 136 | #define RALLOC_REGGD (RALLOC_BASE + 0x0020U) |
| 137 | #define RALLOC_DANN (RALLOC_BASE + 0x0030U) |
| 138 | #define RALLOC_DANT (RALLOC_BASE + 0x0038U) |
| 139 | #define RALLOC_EC (RALLOC_BASE + 0x003CU) |
| 140 | #define RALLOC_EMS (RALLOC_BASE + 0x0040U) |
| 141 | #define RALLOC_INSFC (RALLOC_BASE + 0x0050U) |
| 142 | #define RALLOC_BERR (RALLOC_BASE + 0x0054U) |
| 143 | #define RALLOC_RACNT0 (RALLOC_BASE + 0x0080U) |
| 144 | |
| 145 | #if RCAR_QOS_TYPE == RCAR_QOS_TYPE_DEFAULT |
| 146 | static const mstat_slot_t mstat_fix[] = { |
| 147 | {0x0000U, 0x0000000000000000UL}, |
| 148 | {0x0008U, 0x0000000000000000UL}, |
| 149 | {0x0010U, 0x0000000000000000UL}, |
| 150 | {0x0018U, 0x0000000000000000UL}, |
| 151 | {0x0020U, 0x0000000000000000UL}, |
| 152 | {0x0028U, 0x0000000000000000UL}, |
| 153 | {0x0030U, 0x001004030000FFFFUL}, |
| 154 | {0x0038U, 0x001008060000FFFFUL}, |
| 155 | {0x0040U, 0x001414090000FFFFUL}, |
| 156 | {0x0048U, 0x0000000000000000UL}, |
| 157 | {0x0050U, 0x001410010000FFFFUL}, |
| 158 | {0x0058U, 0x00140C0C0000FFFFUL}, |
| 159 | {0x0060U, 0x00140C0C0000FFFFUL}, |
| 160 | {0x0068U, 0x0000000000000000UL}, |
| 161 | {0x0070U, 0x001410010000FFFFUL}, |
| 162 | {0x0078U, 0x001008060000FFFFUL}, |
| 163 | {0x0080U, 0x001004020000FFFFUL}, |
| 164 | {0x0088U, 0x001414090000FFFFUL}, |
| 165 | {0x0090U, 0x00140C0C0000FFFFUL}, |
| 166 | {0x0098U, 0x001408080000FFFFUL}, |
| 167 | {0x00A0U, 0x000C08020000FFFFUL}, |
| 168 | {0x00A8U, 0x000C04010000FFFFUL}, |
| 169 | {0x00B0U, 0x000C04010000FFFFUL}, |
| 170 | {0x00B8U, 0x0000000000000000UL}, |
| 171 | {0x00C0U, 0x000C08020000FFFFUL}, |
| 172 | {0x00C8U, 0x000C04010000FFFFUL}, |
| 173 | {0x00D0U, 0x000C04010000FFFFUL}, |
| 174 | {0x00D8U, 0x000C04030000FFFFUL}, |
| 175 | {0x00E0U, 0x000C100F0000FFFFUL}, |
| 176 | {0x00E8U, 0x0000000000000000UL}, |
| 177 | {0x00F0U, 0x001010080000FFFFUL}, |
| 178 | {0x00F8U, 0x001010080000FFFFUL}, |
| 179 | {0x0100U, 0x0000000000000000UL}, |
| 180 | {0x0108U, 0x000C04030000FFFFUL}, |
| 181 | {0x0110U, 0x001010080000FFFFUL}, |
| 182 | {0x0118U, 0x001010080000FFFFUL}, |
| 183 | {0x0120U, 0x0000000000000000UL}, |
| 184 | {0x0128U, 0x000C100E0000FFFFUL}, |
| 185 | {0x0130U, 0x0000000000000000UL}, |
| 186 | {0x0138U, 0x001008050000FFFFUL}, |
| 187 | {0x0140U, 0x001008050000FFFFUL}, |
| 188 | {0x0148U, 0x001008050000FFFFUL}, |
| 189 | {0x0150U, 0x001008050000FFFFUL}, |
| 190 | {0x0158U, 0x001008050000FFFFUL}, |
| 191 | {0x0160U, 0x001008050000FFFFUL}, |
| 192 | {0x0168U, 0x001008050000FFFFUL}, |
| 193 | {0x0170U, 0x001008050000FFFFUL}, |
| 194 | {0x0178U, 0x001004030000FFFFUL}, |
| 195 | {0x0180U, 0x001004030000FFFFUL}, |
| 196 | {0x0188U, 0x001004030000FFFFUL}, |
| 197 | {0x0190U, 0x001014140000FFFFUL}, |
| 198 | {0x0198U, 0x001014140000FFFFUL}, |
| 199 | {0x01A0U, 0x001008050000FFFFUL}, |
| 200 | {0x01A8U, 0x001008050000FFFFUL}, |
| 201 | {0x01B0U, 0x001008050000FFFFUL}, |
| 202 | {0x01B8U, 0x0000000000000000UL}, |
| 203 | {0x01C0U, 0x0000000000000000UL}, |
| 204 | {0x01C8U, 0x0000000000000000UL}, |
| 205 | {0x01D0U, 0x0000000000000000UL}, |
| 206 | {0x01D8U, 0x0000000000000000UL}, |
| 207 | {0x01E0U, 0x0000000000000000UL}, |
| 208 | {0x01E8U, 0x0000000000000000UL}, |
| 209 | {0x01F0U, 0x0000000000000000UL}, |
| 210 | {0x01F8U, 0x0000000000000000UL}, |
| 211 | {0x0200U, 0x0000000000000000UL}, |
| 212 | {0x0208U, 0x0000000000000000UL}, |
| 213 | {0x0210U, 0x0000000000000000UL}, |
| 214 | {0x0218U, 0x0000000000000000UL}, |
| 215 | {0x0220U, 0x0000000000000000UL}, |
| 216 | {0x0228U, 0x0000000000000000UL}, |
| 217 | {0x0230U, 0x0000000000000000UL}, |
| 218 | {0x0238U, 0x0000000000000000UL}, |
| 219 | {0x0240U, 0x0000000000000000UL}, |
| 220 | {0x0248U, 0x0000000000000000UL}, |
| 221 | {0x0250U, 0x0000000000000000UL}, |
| 222 | {0x0258U, 0x0000000000000000UL}, |
| 223 | {0x0260U, 0x0000000000000000UL}, |
| 224 | {0x0268U, 0x001408010000FFFFUL}, |
| 225 | {0x0270U, 0x001404010000FFFFUL}, |
| 226 | {0x0278U, 0x0000000000000000UL}, |
| 227 | {0x0280U, 0x0000000000000000UL}, |
| 228 | {0x0288U, 0x0000000000000000UL}, |
| 229 | {0x0290U, 0x001408010000FFFFUL}, |
| 230 | {0x0298U, 0x001404010000FFFFUL}, |
| 231 | {0x02A0U, 0x000C04010000FFFFUL}, |
| 232 | {0x02A8U, 0x000C04010000FFFFUL}, |
| 233 | {0x02B0U, 0x001404010000FFFFUL}, |
| 234 | {0x02B8U, 0x0000000000000000UL}, |
| 235 | {0x02C0U, 0x0000000000000000UL}, |
| 236 | {0x02C8U, 0x0000000000000000UL}, |
| 237 | {0x02D0U, 0x000C04010000FFFFUL}, |
| 238 | {0x02D8U, 0x000C04010000FFFFUL}, |
| 239 | {0x02E0U, 0x001404010000FFFFUL}, |
| 240 | {0x02E8U, 0x0000000000000000UL}, |
| 241 | {0x02F0U, 0x0000000000000000UL}, |
| 242 | {0x02F8U, 0x0000000000000000UL}, |
| 243 | {0x0300U, 0x0000000000000000UL}, |
| 244 | {0x0308U, 0x0000000000000000UL}, |
| 245 | {0x0310U, 0x0000000000000000UL}, |
| 246 | {0x0318U, 0x0000000000000000UL}, |
| 247 | {0x0320U, 0x0000000000000000UL}, |
| 248 | {0x0328U, 0x0000000000000000UL}, |
| 249 | {0x0330U, 0x0000000000000000UL}, |
| 250 | {0x0338U, 0x0000000000000000UL}, |
| 251 | }; |
| 252 | |
| 253 | static const mstat_slot_t mstat_be[] = { |
| 254 | {0x0000U, 0x001200100C89C401UL}, |
| 255 | {0x0008U, 0x001200100C89C401UL}, |
| 256 | {0x0010U, 0x001200100C89C401UL}, |
| 257 | {0x0018U, 0x001200100C89C401UL}, |
| 258 | {0x0020U, 0x001100100C803401UL}, |
| 259 | {0x0028U, 0x001100100C80FC01UL}, |
| 260 | {0x0030U, 0x0000000000000000UL}, |
| 261 | {0x0038U, 0x0000000000000000UL}, |
| 262 | {0x0040U, 0x0000000000000000UL}, |
| 263 | {0x0048U, 0x0000000000000000UL}, |
| 264 | {0x0050U, 0x0000000000000000UL}, |
| 265 | {0x0058U, 0x0000000000000000UL}, |
| 266 | {0x0060U, 0x0000000000000000UL}, |
| 267 | {0x0068U, 0x001100100C803401UL}, |
| 268 | {0x0070U, 0x0000000000000000UL}, |
| 269 | {0x0078U, 0x0000000000000000UL}, |
| 270 | {0x0080U, 0x0000000000000000UL}, |
| 271 | {0x0088U, 0x0000000000000000UL}, |
| 272 | {0x0090U, 0x0000000000000000UL}, |
| 273 | {0x0098U, 0x0000000000000000UL}, |
| 274 | {0x00A0U, 0x0000000000000000UL}, |
| 275 | {0x00A8U, 0x0000000000000000UL}, |
| 276 | {0x00B0U, 0x0000000000000000UL}, |
| 277 | {0x00B8U, 0x001100100C803401UL}, |
| 278 | {0x00C0U, 0x0000000000000000UL}, |
| 279 | {0x00C8U, 0x0000000000000000UL}, |
| 280 | {0x00D0U, 0x0000000000000000UL}, |
| 281 | {0x00D8U, 0x0000000000000000UL}, |
| 282 | {0x00E0U, 0x0000000000000000UL}, |
| 283 | {0x00E8U, 0x001100100C803401UL}, |
| 284 | {0x00F0U, 0x0000000000000000UL}, |
| 285 | {0x00F8U, 0x0000000000000000UL}, |
| 286 | {0x0100U, 0x0000000000000000UL}, |
| 287 | {0x0108U, 0x0000000000000000UL}, |
| 288 | {0x0110U, 0x0000000000000000UL}, |
| 289 | {0x0118U, 0x0000000000000000UL}, |
| 290 | {0x0120U, 0x0000000000000000UL}, |
| 291 | {0x0128U, 0x0000000000000000UL}, |
| 292 | {0x0130U, 0x001100100C803401UL}, |
| 293 | {0x0138U, 0x0000000000000000UL}, |
| 294 | {0x0140U, 0x0000000000000000UL}, |
| 295 | {0x0148U, 0x0000000000000000UL}, |
| 296 | {0x0150U, 0x0000000000000000UL}, |
| 297 | {0x0158U, 0x0000000000000000UL}, |
| 298 | {0x0160U, 0x0000000000000000UL}, |
| 299 | {0x0168U, 0x0000000000000000UL}, |
| 300 | {0x0170U, 0x0000000000000000UL}, |
| 301 | {0x0178U, 0x0000000000000000UL}, |
| 302 | {0x0180U, 0x0000000000000000UL}, |
| 303 | {0x0188U, 0x0000000000000000UL}, |
| 304 | {0x0190U, 0x0000000000000000UL}, |
| 305 | {0x0198U, 0x0000000000000000UL}, |
| 306 | {0x01A0U, 0x0000000000000000UL}, |
| 307 | {0x01A8U, 0x0000000000000000UL}, |
| 308 | {0x01B0U, 0x0000000000000000UL}, |
| 309 | {0x01B8U, 0x001100100C803401UL}, |
| 310 | {0x01C0U, 0x001100800C8FFC01UL}, |
| 311 | {0x01C8U, 0x001100800C8FFC01UL}, |
| 312 | {0x01D0U, 0x001100800C8FFC01UL}, |
| 313 | {0x01D8U, 0x001100800C8FFC01UL}, |
| 314 | {0x01E0U, 0x001100100C80FC01UL}, |
| 315 | {0x01E8U, 0x001200100C80FC01UL}, |
| 316 | {0x01F0U, 0x001100100C80FC01UL}, |
| 317 | {0x01F8U, 0x001100100C803401UL}, |
| 318 | {0x0200U, 0x001100100C80FC01UL}, |
| 319 | {0x0208U, 0x001200100C80FC01UL}, |
| 320 | {0x0210U, 0x001100100C80FC01UL}, |
| 321 | {0x0218U, 0x001100100C825801UL}, |
| 322 | {0x0220U, 0x001100100C825801UL}, |
| 323 | {0x0228U, 0x001100100C803401UL}, |
| 324 | {0x0230U, 0x001100100C825801UL}, |
| 325 | {0x0238U, 0x001100100C825801UL}, |
| 326 | {0x0240U, 0x001200100C8BB801UL}, |
| 327 | {0x0248U, 0x001100200C8FFC01UL}, |
| 328 | {0x0250U, 0x001200100C8BB801UL}, |
| 329 | {0x0258U, 0x001100200C8FFC01UL}, |
| 330 | {0x0260U, 0x001100100C84E401UL}, |
| 331 | {0x0268U, 0x0000000000000000UL}, |
| 332 | {0x0270U, 0x0000000000000000UL}, |
| 333 | {0x0278U, 0x001100100C81F401UL}, |
| 334 | {0x0280U, 0x001100100C803401UL}, |
| 335 | {0x0288U, 0x001100100C803401UL}, |
| 336 | {0x0290U, 0x0000000000000000UL}, |
| 337 | {0x0298U, 0x0000000000000000UL}, |
| 338 | {0x02A0U, 0x0000000000000000UL}, |
| 339 | {0x02A8U, 0x0000000000000000UL}, |
| 340 | {0x02B0U, 0x0000000000000000UL}, |
| 341 | {0x02B8U, 0x001100100C803401UL}, |
| 342 | {0x02C0U, 0x001100100C803401UL}, |
| 343 | {0x02C8U, 0x001100100C803401UL}, |
| 344 | {0x02D0U, 0x0000000000000000UL}, |
| 345 | {0x02D8U, 0x0000000000000000UL}, |
| 346 | {0x02E0U, 0x0000000000000000UL}, |
| 347 | {0x02E8U, 0x001100100C803401UL}, |
| 348 | {0x02F0U, 0x001100300C8FFC01UL}, |
| 349 | {0x02F8U, 0x001100500C8FFC01UL}, |
| 350 | {0x0300U, 0x001100100C803401UL}, |
| 351 | {0x0308U, 0x001100300C8FFC01UL}, |
| 352 | {0x0310U, 0x001100500C8FFC01UL}, |
| 353 | {0x0318U, 0x001200100C803401UL}, |
| 354 | {0x0320U, 0x001100300C8FFC01UL}, |
| 355 | {0x0328U, 0x001100500C8FFC01UL}, |
| 356 | {0x0330U, 0x001100300C8FFC01UL}, |
| 357 | {0x0338U, 0x001100500C8FFC01UL}, |
| 358 | }; |
| 359 | #endif |
| 360 | |
| 361 | static void dbsc_setting(void) |
| 362 | { |
| 363 | uint32_t md = 0; |
| 364 | |
| 365 | /* BUFCAM settings */ |
| 366 | /* DBSC_DBCAM0CNF0 not set */ |
| 367 | io_write_32(DBSC_DBCAM0CNF1, 0x00044218); /* dbcam0cnf1 */ |
| 368 | io_write_32(DBSC_DBCAM0CNF2, 0x000000F4); /* dbcam0cnf2 */ |
| 369 | /* DBSC_DBCAM0CNF3 not set */ |
| 370 | io_write_32(DBSC_DBSCHCNT0, 0x080F0037); /* dbschcnt0 */ |
| 371 | io_write_32(DBSC_DBSCHCNT1, 0x00001010); /* dbschcnt1 */ |
| 372 | io_write_32(DBSC_DBSCHSZ0, 0x00000001); /* dbschsz0 */ |
| 373 | io_write_32(DBSC_DBSCHRW0, 0x22421111); /* dbschrw0 */ |
| 374 | |
| 375 | md = (*((volatile uint32_t *)RST_MODEMR) & 0x000A0000) >> 17; |
| 376 | |
| 377 | switch (md) { |
| 378 | case 0x0: |
| 379 | /* DDR3200 */ |
| 380 | io_write_32(DBSC_SCFCTST2, 0x012F1123); |
| 381 | break; |
| 382 | case 0x1: /* MD19=0,MD17=1 : LPDDR4-3000, 4GByte(1GByte x4) */ |
| 383 | /* DDR2800 */ |
| 384 | io_write_32(DBSC_SCFCTST2, 0x012F1123); |
| 385 | break; |
| 386 | case 0x4: /* MD19=1,MD17=0 : LPDDR4-2400, 4GByte(1GByte x4) */ |
| 387 | /* DDR2400 */ |
| 388 | io_write_32(DBSC_SCFCTST2, 0x012F1123); |
| 389 | break; |
| 390 | default: /* MD19=1,MD17=1 : LPDDR4-1600, 4GByte(1GByte x4) */ |
| 391 | /* DDR1600 */ |
| 392 | io_write_32(DBSC_SCFCTST2, 0x012F1123); |
| 393 | break; |
| 394 | } |
| 395 | |
| 396 | /* QoS Settings */ |
| 397 | io_write_32(DBSC_DBSCHQOS_0_0, 0x0000F000); |
| 398 | io_write_32(DBSC_DBSCHQOS_0_1, 0x0000E000); |
| 399 | io_write_32(DBSC_DBSCHQOS_0_2, 0x00007000); |
| 400 | io_write_32(DBSC_DBSCHQOS_0_3, 0x00000000); |
| 401 | /* DBSC_DBSCHQOS_1_0 not set */ |
| 402 | /* DBSC_DBSCHQOS_1_1 not set */ |
| 403 | /* DBSC_DBSCHQOS_1_2 not set */ |
| 404 | /* DBSC_DBSCHQOS_1_3 not set */ |
| 405 | /* DBSC_DBSCHQOS_2_0 not set */ |
| 406 | /* DBSC_DBSCHQOS_2_1 not set */ |
| 407 | /* DBSC_DBSCHQOS_2_2 not set */ |
| 408 | /* DBSC_DBSCHQOS_2_3 not set */ |
| 409 | /* DBSC_DBSCHQOS_3_0 not set */ |
| 410 | /* DBSC_DBSCHQOS_3_1 not set */ |
| 411 | /* DBSC_DBSCHQOS_3_2 not set */ |
| 412 | /* DBSC_DBSCHQOS_3_3 not set */ |
| 413 | io_write_32(DBSC_DBSCHQOS_4_0, 0x00000E00); |
| 414 | io_write_32(DBSC_DBSCHQOS_4_1, 0x00000DFF); |
| 415 | io_write_32(DBSC_DBSCHQOS_4_2, 0x00000400); |
| 416 | io_write_32(DBSC_DBSCHQOS_4_3, 0x00000200); |
| 417 | /* DBSC_DBSCHQOS_5_0 not set */ |
| 418 | /* DBSC_DBSCHQOS_5_1 not set */ |
| 419 | /* DBSC_DBSCHQOS_5_2 not set */ |
| 420 | /* DBSC_DBSCHQOS_5_3 not set */ |
| 421 | /* DBSC_DBSCHQOS_6_0 not set */ |
| 422 | /* DBSC_DBSCHQOS_6_1 not set */ |
| 423 | /* DBSC_DBSCHQOS_6_2 not set */ |
| 424 | /* DBSC_DBSCHQOS_6_3 not set */ |
| 425 | /* DBSC_DBSCHQOS_7_0 not set */ |
| 426 | /* DBSC_DBSCHQOS_7_1 not set */ |
| 427 | /* DBSC_DBSCHQOS_7_2 not set */ |
| 428 | /* DBSC_DBSCHQOS_7_3 not set */ |
| 429 | /* DBSC_DBSCHQOS_8_0 not set */ |
| 430 | /* DBSC_DBSCHQOS_8_1 not set */ |
| 431 | /* DBSC_DBSCHQOS_8_2 not set */ |
| 432 | /* DBSC_DBSCHQOS_8_3 not set */ |
| 433 | io_write_32(DBSC_DBSCHQOS_9_0, 0x00000C00); |
| 434 | io_write_32(DBSC_DBSCHQOS_9_1, 0x00000BFF); |
| 435 | io_write_32(DBSC_DBSCHQOS_9_2, 0x00000400); |
| 436 | io_write_32(DBSC_DBSCHQOS_9_3, 0x00000200); |
| 437 | /* DBSC_DBSCHQOS_10_0 not set */ |
| 438 | /* DBSC_DBSCHQOS_10_1 not set */ |
| 439 | /* DBSC_DBSCHQOS_10_2 not set */ |
| 440 | /* DBSC_DBSCHQOS_10_3 not set */ |
| 441 | /* DBSC_DBSCHQOS_11_0 not set */ |
| 442 | /* DBSC_DBSCHQOS_11_1 not set */ |
| 443 | /* DBSC_DBSCHQOS_11_2 not set */ |
| 444 | /* DBSC_DBSCHQOS_11_3 not set */ |
| 445 | /* DBSC_DBSCHQOS_12_0 not set */ |
| 446 | /* DBSC_DBSCHQOS_12_1 not set */ |
| 447 | /* DBSC_DBSCHQOS_12_2 not set */ |
| 448 | /* DBSC_DBSCHQOS_12_3 not set */ |
| 449 | io_write_32(DBSC_DBSCHQOS_13_0, 0x00000980); |
| 450 | io_write_32(DBSC_DBSCHQOS_13_1, 0x0000097F); |
| 451 | io_write_32(DBSC_DBSCHQOS_13_2, 0x00000300); |
| 452 | io_write_32(DBSC_DBSCHQOS_13_3, 0x00000180); |
| 453 | io_write_32(DBSC_DBSCHQOS_14_0, 0x00000800); |
| 454 | io_write_32(DBSC_DBSCHQOS_14_1, 0x000007FF); |
| 455 | io_write_32(DBSC_DBSCHQOS_14_2, 0x00000300); |
| 456 | io_write_32(DBSC_DBSCHQOS_14_3, 0x00000180); |
| 457 | io_write_32(DBSC_DBSCHQOS_15_0, 0x000007D0); |
| 458 | io_write_32(DBSC_DBSCHQOS_15_1, 0x000007CF); |
| 459 | io_write_32(DBSC_DBSCHQOS_15_2, 0x000005D0); |
| 460 | io_write_32(DBSC_DBSCHQOS_15_3, 0x000003D0); |
| 461 | } |
| 462 | |
| 463 | void qos_init_h3_v11(void) |
| 464 | { |
| 465 | dbsc_setting(); |
| 466 | |
| 467 | /* DRAM Split Address mapping */ |
| 468 | #if (RCAR_DRAM_SPLIT == RCAR_DRAM_SPLIT_4CH) || \ |
| 469 | (RCAR_DRAM_SPLIT == RCAR_DRAM_SPLIT_AUTO) |
| 470 | NOTICE("BL2: DRAM Split is 4ch\n"); |
| 471 | io_write_32(AXI_ADSPLCR0, ADSPLCR0_ADRMODE_DEFAULT |
| 472 | | ADSPLCR0_SPLITSEL(0xFFU) |
| 473 | | ADSPLCR0_AREA(0x1BU) |
| 474 | | ADSPLCR0_SWP); |
| 475 | io_write_32(AXI_ADSPLCR1, 0x00000000U); |
| 476 | io_write_32(AXI_ADSPLCR2, 0xA8A90000U); |
| 477 | io_write_32(AXI_ADSPLCR3, 0x00000000U); |
| 478 | #elif RCAR_DRAM_SPLIT == RCAR_DRAM_SPLIT_2CH |
| 479 | NOTICE("BL2: DRAM Split is 2ch\n"); |
| 480 | io_write_32(AXI_ADSPLCR0, 0x00000000U); |
| 481 | io_write_32(AXI_ADSPLCR1, ADSPLCR0_ADRMODE_DEFAULT |
| 482 | | ADSPLCR0_SPLITSEL(0xFFU) |
| 483 | | ADSPLCR0_AREA(0x1BU) |
| 484 | | ADSPLCR0_SWP); |
| 485 | io_write_32(AXI_ADSPLCR2, 0x00000000U); |
| 486 | io_write_32(AXI_ADSPLCR3, 0x00000000U); |
| 487 | #else |
| 488 | NOTICE("BL2: DRAM Split is OFF\n"); |
| 489 | #endif |
| 490 | |
| 491 | #if !(RCAR_QOS_TYPE == RCAR_QOS_NONE) |
| 492 | #if RCAR_QOS_TYPE == RCAR_QOS_TYPE_DEFAULT |
| 493 | NOTICE("BL2: QoS is default setting(%s)\n", RCAR_QOS_VERSION); |
| 494 | #endif |
| 495 | |
| 496 | /* AR Cache setting */ |
| 497 | io_write_32(0xE67D1000U, 0x00000100U); |
| 498 | io_write_32(0xE67D1008U, 0x00000100U); |
| 499 | |
| 500 | /* Resource Alloc setting */ |
| 501 | #if RCAR_DRAM_SPLIT == RCAR_DRAM_SPLIT_2CH |
| 502 | io_write_32(RALLOC_RAS, 0x00000020U); |
| 503 | #else |
| 504 | io_write_32(RALLOC_RAS, 0x00000040U); |
| 505 | #endif |
| 506 | io_write_32(RALLOC_FIXTH, 0x000F0005U); |
| 507 | io_write_32(RALLOC_REGGD, 0x00000000U); |
| 508 | #if RCAR_DRAM_SPLIT == RCAR_DRAM_SPLIT_2CH |
| 509 | io_write_64(RALLOC_DANN, 0x0101010102020201UL); |
| 510 | io_write_32(RALLOC_DANT, 0x00181008U); |
| 511 | #else |
| 512 | io_write_64(RALLOC_DANN, 0x0101000004040401UL); |
| 513 | io_write_32(RALLOC_DANT, 0x003C2010U); |
| 514 | #endif |
| 515 | io_write_32(RALLOC_EC, 0x00080001U); /* need for H3 v1.* */ |
| 516 | io_write_64(RALLOC_EMS, 0x0000000000000000UL); |
| 517 | io_write_32(RALLOC_INSFC, 0xC7840001U); |
| 518 | io_write_32(RALLOC_BERR, 0x00000000U); |
| 519 | io_write_32(RALLOC_RACNT0, 0x00000000U); |
| 520 | |
| 521 | /* MSTAT setting */ |
| 522 | io_write_32(MSTAT_SL_INIT, |
| 523 | SL_INIT_REFFSSLOT | SL_INIT_SLOTSSLOT | SL_INIT_SSLOTCLK); |
| 524 | io_write_32(MSTAT_REF_ARS, 0x00330000U); |
| 525 | |
| 526 | /* MSTAT SRAM setting */ |
| 527 | { |
| 528 | uint32_t i; |
| 529 | |
| 530 | for (i = 0U; i < ARRAY_SIZE(mstat_fix); i++) { |
| 531 | io_write_64(MSTAT_FIX_QOS_BANK0 + mstat_fix[i].addr, |
| 532 | mstat_fix[i].value); |
| 533 | io_write_64(MSTAT_FIX_QOS_BANK1 + mstat_fix[i].addr, |
| 534 | mstat_fix[i].value); |
| 535 | } |
| 536 | for (i = 0U; i < ARRAY_SIZE(mstat_be); i++) { |
| 537 | io_write_64(MSTAT_BE_QOS_BANK0 + mstat_be[i].addr, |
| 538 | mstat_be[i].value); |
| 539 | io_write_64(MSTAT_BE_QOS_BANK1 + mstat_be[i].addr, |
| 540 | mstat_be[i].value); |
| 541 | } |
| 542 | } |
| 543 | |
| 544 | /* 3DG bus Leaf setting */ |
| 545 | io_write_32(0xFD820808U, 0x00001234U); |
| 546 | io_write_32(0xFD820800U, 0x0000003FU); |
| 547 | io_write_32(0xFD821800U, 0x0000003FU); |
| 548 | io_write_32(0xFD822800U, 0x0000003FU); |
| 549 | io_write_32(0xFD823800U, 0x0000003FU); |
| 550 | io_write_32(0xFD824800U, 0x0000003FU); |
| 551 | io_write_32(0xFD825800U, 0x0000003FU); |
| 552 | io_write_32(0xFD826800U, 0x0000003FU); |
| 553 | io_write_32(0xFD827800U, 0x0000003FU); |
| 554 | |
| 555 | /* VIO bus Leaf setting */ |
| 556 | io_write_32(0xFEB89800, 0x00000001U); |
| 557 | io_write_32(0xFEB8A800, 0x00000001U); |
| 558 | io_write_32(0xFEB8B800, 0x00000001U); |
| 559 | io_write_32(0xFEB8C800, 0x00000001U); |
| 560 | |
| 561 | /* HSC bus Leaf setting */ |
| 562 | io_write_32(0xE6430800, 0x00000001U); |
| 563 | io_write_32(0xE6431800, 0x00000001U); |
| 564 | io_write_32(0xE6432800, 0x00000001U); |
| 565 | io_write_32(0xE6433800, 0x00000001U); |
| 566 | |
| 567 | /* MP bus Leaf setting */ |
| 568 | io_write_32(0xEC620800, 0x00000001U); |
| 569 | io_write_32(0xEC621800, 0x00000001U); |
| 570 | |
| 571 | /* PERIE bus Leaf setting */ |
| 572 | io_write_32(0xE7760800, 0x00000001U); |
| 573 | io_write_32(0xE7768800, 0x00000001U); |
| 574 | |
| 575 | /* PERIW bus Leaf setting */ |
| 576 | io_write_32(0xE6760800, 0x00000001U); |
| 577 | io_write_32(0xE6768800, 0x00000001U); |
| 578 | |
| 579 | /* RT bus Leaf setting */ |
| 580 | io_write_32(0xFFC50800, 0x00000001U); |
| 581 | io_write_32(0xFFC51800, 0x00000001U); |
| 582 | |
| 583 | /* CCI bus Leaf setting */ |
| 584 | { |
| 585 | |
| 586 | uint32_t modemr = io_read_32(RCAR_MODEMR); |
| 587 | |
| 588 | modemr &= MODEMR_BOOT_CPU_MASK; |
| 589 | |
| 590 | if ((modemr == MODEMR_BOOT_CPU_CA57) || |
| 591 | (modemr == MODEMR_BOOT_CPU_CA53)) { |
| 592 | io_write_32(0xF1300800, 0x00000001U); |
| 593 | io_write_32(0xF1340800, 0x00000001U); |
| 594 | io_write_32(0xF1380800, 0x00000001U); |
| 595 | io_write_32(0xF13C0800, 0x00000001U); |
| 596 | } |
| 597 | } |
| 598 | |
| 599 | /* Resource Alloc start */ |
| 600 | io_write_32(RALLOC_RAEN, 0x00000001U); |
| 601 | |
| 602 | /* MSTAT start */ |
| 603 | io_write_32(MSTAT_STATQC, 0x00000001U); |
| 604 | #else |
| 605 | NOTICE("BL2: QoS is None\n"); |
| 606 | |
| 607 | /* Resource Alloc setting */ |
| 608 | io_write_32(RALLOC_EC, 0x00080001U); /* need for H3 v1.* */ |
| 609 | #endif /* !(RCAR_QOS_TYPE == RCAR_QOS_NONE) */ |
| 610 | } |