blob: 452869ea9a960c2a3c246fcd1aed4e59272539a4 [file] [log] [blame]
Yatharth Kocharb1c2fe02015-10-14 15:27:24 +01001/*
John Tsichritzisd5a59602019-03-04 16:42:54 +00002 * Copyright (c) 2015-2019, ARM Limited and Contributors. All rights reserved.
Yatharth Kocharb1c2fe02015-10-14 15:27:24 +01003 *
dp-armfa3cf0b2017-05-03 09:38:09 +01004 * SPDX-License-Identifier: BSD-3-Clause
Yatharth Kocharb1c2fe02015-10-14 15:27:24 +01005 */
6
7#include <arch.h>
8#include <asm_macros.S>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +00009#include <common/bl_common.h>
Yatharth Kocharb1c2fe02015-10-14 15:27:24 +010010
11 .globl bl2u_entrypoint
12
13
14func bl2u_entrypoint
15 /*---------------------------------------------
16 * Store the extents of the tzram available to
17 * BL2U and other platform specific information
18 * for future use. x0 is currently not used.
19 * ---------------------------------------------
20 */
21 mov x20, x1
22 mov x21, x2
23
24 /* ---------------------------------------------
25 * Set the exception vector to something sane.
26 * ---------------------------------------------
27 */
28 adr x0, early_exceptions
29 msr vbar_el1, x0
30 isb
31
32 /* ---------------------------------------------
33 * Enable the SError interrupt now that the
34 * exception vectors have been setup.
35 * ---------------------------------------------
36 */
37 msr daifclr, #DAIF_ABT_BIT
38
39 /* ---------------------------------------------
40 * Enable the instruction cache, stack pointer
John Tsichritzisd5a59602019-03-04 16:42:54 +000041 * and data access alignment checks and disable
42 * speculative loads.
Yatharth Kocharb1c2fe02015-10-14 15:27:24 +010043 * ---------------------------------------------
44 */
45 mov x1, #(SCTLR_I_BIT | SCTLR_A_BIT | SCTLR_SA_BIT)
46 mrs x0, sctlr_el1
47 orr x0, x0, x1
John Tsichritzisd5a59602019-03-04 16:42:54 +000048 bic x0, x0, #SCTLR_DSSBS_BIT
Yatharth Kocharb1c2fe02015-10-14 15:27:24 +010049 msr sctlr_el1, x0
50 isb
51
52 /* ---------------------------------------------
53 * Invalidate the RW memory used by the BL2U
54 * image. This includes the data and NOBITS
55 * sections. This is done to safeguard against
56 * possible corruption of this memory by dirty
57 * cache lines in a system cache as a result of
58 * use by an earlier boot loader stage.
59 * ---------------------------------------------
60 */
61 adr x0, __RW_START__
62 adr x1, __RW_END__
63 sub x1, x1, x0
64 bl inv_dcache_range
65
66 /* ---------------------------------------------
67 * Zero out NOBITS sections. There are 2 of them:
68 * - the .bss section;
69 * - the coherent memory section.
70 * ---------------------------------------------
71 */
72 ldr x0, =__BSS_START__
73 ldr x1, =__BSS_SIZE__
Douglas Raillard21362a92016-12-02 13:51:54 +000074 bl zeromem
Yatharth Kocharb1c2fe02015-10-14 15:27:24 +010075
76 /* --------------------------------------------
77 * Allocate a stack whose memory will be marked
78 * as Normal-IS-WBWA when the MMU is enabled.
79 * There is no risk of reading stale stack
80 * memory after enabling the MMU as only the
81 * primary cpu is running at the moment.
82 * --------------------------------------------
83 */
84 bl plat_set_my_stack
85
86 /* ---------------------------------------------
Douglas Raillard306593d2017-02-24 18:14:15 +000087 * Initialize the stack protector canary before
88 * any C code is called.
89 * ---------------------------------------------
90 */
91#if STACK_PROTECTOR_ENABLED
92 bl update_stack_protector_canary
93#endif
94
95 /* ---------------------------------------------
Yatharth Kocharb1c2fe02015-10-14 15:27:24 +010096 * Perform early platform setup & platform
97 * specific early arch. setup e.g. mmu setup
98 * ---------------------------------------------
99 */
100 mov x0, x20
101 mov x1, x21
102 bl bl2u_early_platform_setup
103 bl bl2u_plat_arch_setup
104
105 /* ---------------------------------------------
106 * Jump to bl2u_main function.
107 * ---------------------------------------------
108 */
109 bl bl2u_main
110
Antonio Nino Diaz1f21bcf2016-02-01 13:57:25 +0000111 /* ---------------------------------------------
112 * Should never reach this point.
113 * ---------------------------------------------
114 */
Jeenu Viswambharan68aef102016-11-30 15:21:11 +0000115 no_ret plat_panic_handler
Antonio Nino Diaz1f21bcf2016-02-01 13:57:25 +0000116
Yatharth Kocharb1c2fe02015-10-14 15:27:24 +0100117endfunc bl2u_entrypoint