blob: 67af42562c04a63b3c5635a5086bb49b714f872d [file] [log] [blame]
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001ARM Trusted Firmware User Guide
2===============================
3
4
5.. section-numbering::
6 :suffix: .
7
8.. contents::
9
10This document describes how to build ARM Trusted Firmware (TF) and run it with a
11tested set of other software components using defined configurations on the Juno
12ARM development platform and ARM Fixed Virtual Platform (FVP) models. It is
13possible to use other software components, configurations and platforms but that
14is outside the scope of this document.
15
16This document assumes that the reader has previous experience running a fully
17bootable Linux software stack on Juno or FVP using the prebuilt binaries and
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +010018filesystems provided by `Linaro`_. Further information may be found in the
19`Linaro instructions`_. It also assumes that the user understands the role of
20the different software components required to boot a Linux system:
Douglas Raillardd7c21b72017-06-28 15:23:03 +010021
22- Specific firmware images required by the platform (e.g. SCP firmware on Juno)
23- Normal world bootloader (e.g. UEFI or U-Boot)
24- Device tree
25- Linux kernel image
26- Root filesystem
27
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +010028This document also assumes that the user is familiar with the `FVP models`_ and
Douglas Raillardd7c21b72017-06-28 15:23:03 +010029the different command line options available to launch the model.
30
31This document should be used in conjunction with the `Firmware Design`_.
32
33Host machine requirements
34-------------------------
35
36The minimum recommended machine specification for building the software and
37running the FVP models is a dual-core processor running at 2GHz with 12GB of
38RAM. For best performance, use a machine with a quad-core processor running at
392.6GHz with 16GB of RAM.
40
41The software has been tested on Ubuntu 14.04 LTS (64-bit). Packages used for
42building the software were installed from that distribution unless otherwise
43specified.
44
45The software has also been built on Windows 7 Enterprise SP1, using CMD.EXE,
David Cunadob2de0992017-06-29 12:01:33 +010046Cygwin, and Msys (MinGW) shells, using version 5.3.1 of the GNU toolchain.
Douglas Raillardd7c21b72017-06-28 15:23:03 +010047
48Tools
49-----
50
51Install the required packages to build Trusted Firmware with the following
52command:
53
54::
55
56 sudo apt-get install build-essential gcc make git libssl-dev
57
David Cunadob2de0992017-06-29 12:01:33 +010058ARM TF has been tested with `Linaro Release 17.04`_.
59
Douglas Raillardd7c21b72017-06-28 15:23:03 +010060Download and install the AArch32 or AArch64 little-endian GCC cross compiler.
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +010061The `Linaro Release Notes`_ documents which version of the compiler to use for a
62given Linaro Release. Also, these `Linaro instructions`_ provide further
63guidance and a script, which can be used to download Linaro deliverables
64automatically.
Douglas Raillardd7c21b72017-06-28 15:23:03 +010065
66Optionally, Trusted Firmware can be built using clang or ARM Compiler 6.
67See instructions below on how to switch the default compiler.
68
69In addition, the following optional packages and tools may be needed:
70
71- ``device-tree-compiler`` package if you need to rebuild the Flattened Device
72 Tree (FDT) source files (``.dts`` files) provided with this software.
73
74- For debugging, ARM `Development Studio 5 (DS-5)`_.
75
Antonio Nino Diazb5d68092017-05-23 11:49:22 +010076- To create and modify the diagram files included in the documentation, `Dia`_.
77 This tool can be found in most Linux distributions. Inkscape is needed to
78 generate the actual *.png files.
79
Douglas Raillardd7c21b72017-06-28 15:23:03 +010080Getting the Trusted Firmware source code
81----------------------------------------
82
83Download the Trusted Firmware source code from Github:
84
85::
86
87 git clone https://github.com/ARM-software/arm-trusted-firmware.git
88
89Building the Trusted Firmware
90-----------------------------
91
92- Before building Trusted Firmware, the environment variable ``CROSS_COMPILE``
93 must point to the Linaro cross compiler.
94
95 For AArch64:
96
97 ::
98
99 export CROSS_COMPILE=<path-to-aarch64-gcc>/bin/aarch64-linux-gnu-
100
101 For AArch32:
102
103 ::
104
105 export CROSS_COMPILE=<path-to-aarch32-gcc>/bin/arm-linux-gnueabihf-
106
107 It is possible to build Trusted Firmware using clang or ARM Compiler 6.
108 To do so ``CC`` needs to point to the clang or armclang binary. Only the
109 compiler is switched; the assembler and linker need to be provided by
110 the GNU toolchain, thus ``CROSS_COMPILE`` should be set as described above.
111
112 ARM Compiler 6 will be selected when the base name of the path assigned
113 to ``CC`` matches the string 'armclang'.
114
115 For AArch64 using ARM Compiler 6:
116
117 ::
118
119 export CROSS_COMPILE=<path-to-aarch64-gcc>/bin/aarch64-linux-gnu-
120 make CC=<path-to-armclang>/bin/armclang PLAT=<platform> all
121
122 Clang will be selected when the base name of the path assigned to ``CC``
123 contains the string 'clang'. This is to allow both clang and clang-X.Y
124 to work.
125
126 For AArch64 using clang:
127
128 ::
129
130 export CROSS_COMPILE=<path-to-aarch64-gcc>/bin/aarch64-linux-gnu-
131 make CC=<path-to-clang>/bin/clang PLAT=<platform> all
132
133- Change to the root directory of the Trusted Firmware source tree and build.
134
135 For AArch64:
136
137 ::
138
139 make PLAT=<platform> all
140
141 For AArch32:
142
143 ::
144
145 make PLAT=<platform> ARCH=aarch32 AARCH32_SP=sp_min all
146
147 Notes:
148
149 - If ``PLAT`` is not specified, ``fvp`` is assumed by default. See the
150 `Summary of build options`_ for more information on available build
151 options.
152
153 - (AArch32 only) Currently only ``PLAT=fvp`` is supported.
154
155 - (AArch32 only) ``AARCH32_SP`` is the AArch32 EL3 Runtime Software and it
156 corresponds to the BL32 image. A minimal ``AARCH32_SP``, sp\_min, is
157 provided by ARM Trusted Firmware to demonstrate how PSCI Library can
158 be integrated with an AArch32 EL3 Runtime Software. Some AArch32 EL3
159 Runtime Software may include other runtime services, for example
160 Trusted OS services. A guide to integrate PSCI library with AArch32
161 EL3 Runtime Software can be found `here`_.
162
163 - (AArch64 only) The TSP (Test Secure Payload), corresponding to the BL32
164 image, is not compiled in by default. Refer to the
165 `Building the Test Secure Payload`_ section below.
166
167 - By default this produces a release version of the build. To produce a
168 debug version instead, refer to the "Debugging options" section below.
169
170 - The build process creates products in a ``build`` directory tree, building
171 the objects and binaries for each boot loader stage in separate
172 sub-directories. The following boot loader binary files are created
173 from the corresponding ELF files:
174
175 - ``build/<platform>/<build-type>/bl1.bin``
176 - ``build/<platform>/<build-type>/bl2.bin``
177 - ``build/<platform>/<build-type>/bl31.bin`` (AArch64 only)
178 - ``build/<platform>/<build-type>/bl32.bin`` (mandatory for AArch32)
179
180 where ``<platform>`` is the name of the chosen platform and ``<build-type>``
181 is either ``debug`` or ``release``. The actual number of images might differ
182 depending on the platform.
183
184- Build products for a specific build variant can be removed using:
185
186 ::
187
188 make DEBUG=<D> PLAT=<platform> clean
189
190 ... where ``<D>`` is ``0`` or ``1``, as specified when building.
191
192 The build tree can be removed completely using:
193
194 ::
195
196 make realclean
197
198Summary of build options
199~~~~~~~~~~~~~~~~~~~~~~~~
200
201ARM Trusted Firmware build system supports the following build options. Unless
202mentioned otherwise, these options are expected to be specified at the build
203command line and are not to be modified in any component makefiles. Note that
204the build system doesn't track dependency for build options. Therefore, if any
205of the build options are changed from a previous build, a clean build must be
206performed.
207
208Common build options
209^^^^^^^^^^^^^^^^^^^^
210
211- ``AARCH32_SP`` : Choose the AArch32 Secure Payload component to be built as
212 as the BL32 image when ``ARCH=aarch32``. The value should be the path to the
213 directory containing the SP source, relative to the ``bl32/``; the directory
214 is expected to contain a makefile called ``<aarch32_sp-value>.mk``.
215
216- ``ARCH`` : Choose the target build architecture for ARM Trusted Firmware.
217 It can take either ``aarch64`` or ``aarch32`` as values. By default, it is
218 defined to ``aarch64``.
219
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100220- ``ARM_ARCH_MAJOR``: The major version of ARM Architecture to target when
221 compiling ARM Trusted Firmware. Its value must be numeric, and defaults to
222 8 . See also, *ARMv8 Architecture Extensions* in `Firmware Design`_.
223
224- ``ARM_ARCH_MINOR``: The minor version of ARM Architecture to target when
225 compiling ARM Trusted Firmware. Its value must be a numeric, and defaults
226 to 0. See also, *ARMv8 Architecture Extensions* in `Firmware Design`_.
227
228- ``ARM_GIC_ARCH``: Choice of ARM GIC architecture version used by the ARM
229 Legacy GIC driver for implementing the platform GIC API. This API is used
230 by the interrupt management framework. Default is 2 (that is, version 2.0).
231 This build option is deprecated.
232
233- ``ARM_PLAT_MT``: This flag determines whether the ARM platform layer has to
Jeenu Viswambharan528d21b2016-11-15 13:53:57 +0000234 cater for the multi-threading ``MT`` bit when accessing MPIDR. When this flag
235 is set, the functions which deal with MPIDR assume that the ``MT`` bit in
236 MPIDR is set and access the bit-fields in MPIDR accordingly. Default value of
237 this flag is 0. Note that this option is not used on FVP platforms.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100238
239- ``BL2``: This is an optional build option which specifies the path to BL2
240 image for the ``fip`` target. In this case, the BL2 in the ARM Trusted
241 Firmware will not be built.
242
243- ``BL2U``: This is an optional build option which specifies the path to
244 BL2U image. In this case, the BL2U in the ARM Trusted Firmware will not
245 be built.
246
247- ``BL31``: This is an optional build option which specifies the path to
248 BL31 image for the ``fip`` target. In this case, the BL31 in the ARM
249 Trusted Firmware will not be built.
250
251- ``BL31_KEY``: This option is used when ``GENERATE_COT=1``. It specifies the
252 file that contains the BL31 private key in PEM format. If ``SAVE_KEYS=1``,
253 this file name will be used to save the key.
254
255- ``BL32``: This is an optional build option which specifies the path to
256 BL32 image for the ``fip`` target. In this case, the BL32 in the ARM
257 Trusted Firmware will not be built.
258
Summer Qin80726782017-04-20 16:28:39 +0100259- ``BL32_EXTRA1``: This is an optional build option which specifies the path to
260 Trusted OS Extra1 image for the ``fip`` target.
261
262- ``BL32_EXTRA2``: This is an optional build option which specifies the path to
263 Trusted OS Extra2 image for the ``fip`` target.
264
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100265- ``BL32_KEY``: This option is used when ``GENERATE_COT=1``. It specifies the
266 file that contains the BL32 private key in PEM format. If ``SAVE_KEYS=1``,
267 this file name will be used to save the key.
268
269- ``BL33``: Path to BL33 image in the host file system. This is mandatory for
270 ``fip`` target in case the BL2 from ARM Trusted Firmware is used.
271
272- ``BL33_KEY``: This option is used when ``GENERATE_COT=1``. It specifies the
273 file that contains the BL33 private key in PEM format. If ``SAVE_KEYS=1``,
274 this file name will be used to save the key.
275
276- ``BUILD_MESSAGE_TIMESTAMP``: String used to identify the time and date of the
277 compilation of each build. It must be set to a C string (including quotes
278 where applicable). Defaults to a string that contains the time and date of
279 the compilation.
280
281- ``BUILD_STRING``: Input string for VERSION\_STRING, which allows the TF build
282 to be uniquely identified. Defaults to the current git commit id.
283
284- ``CFLAGS``: Extra user options appended on the compiler's command line in
285 addition to the options set by the build system.
286
287- ``COLD_BOOT_SINGLE_CPU``: This option indicates whether the platform may
288 release several CPUs out of reset. It can take either 0 (several CPUs may be
289 brought up) or 1 (only one CPU will ever be brought up during cold reset).
290 Default is 0. If the platform always brings up a single CPU, there is no
291 need to distinguish between primary and secondary CPUs and the boot path can
292 be optimised. The ``plat_is_my_cpu_primary()`` and
293 ``plat_secondary_cold_boot_setup()`` platform porting interfaces do not need
294 to be implemented in this case.
295
296- ``CRASH_REPORTING``: A non-zero value enables a console dump of processor
297 register state when an unexpected exception occurs during execution of
298 BL31. This option defaults to the value of ``DEBUG`` - i.e. by default
299 this is only enabled for a debug build of the firmware.
300
301- ``CREATE_KEYS``: This option is used when ``GENERATE_COT=1``. It tells the
302 certificate generation tool to create new keys in case no valid keys are
303 present or specified. Allowed options are '0' or '1'. Default is '1'.
304
305- ``CTX_INCLUDE_AARCH32_REGS`` : Boolean option that, when set to 1, will cause
306 the AArch32 system registers to be included when saving and restoring the
307 CPU context. The option must be set to 0 for AArch64-only platforms (that
308 is on hardware that does not implement AArch32, or at least not at EL1 and
309 higher ELs). Default value is 1.
310
311- ``CTX_INCLUDE_FPREGS``: Boolean option that, when set to 1, will cause the FP
312 registers to be included when saving and restoring the CPU context. Default
313 is 0.
314
315- ``DEBUG``: Chooses between a debug and release build. It can take either 0
316 (release) or 1 (debug) as values. 0 is the default.
317
318- ``EL3_PAYLOAD_BASE``: This option enables booting an EL3 payload instead of
319 the normal boot flow. It must specify the entry point address of the EL3
320 payload. Please refer to the "Booting an EL3 payload" section for more
321 details.
322
323- ``ENABLE_ASSERTIONS``: This option controls whether or not calls to ``assert()``
324 are compiled out. For debug builds, this option defaults to 1, and calls to
325 ``assert()`` are left in place. For release builds, this option defaults to 0
326 and calls to ``assert()`` function are compiled out. This option can be set
327 independently of ``DEBUG``. It can also be used to hide any auxiliary code
328 that is only required for the assertion and does not fit in the assertion
329 itself.
330
331- ``ENABLE_PMF``: Boolean option to enable support for optional Performance
332 Measurement Framework(PMF). Default is 0.
333
334- ``ENABLE_PSCI_STAT``: Boolean option to enable support for optional PSCI
335 functions ``PSCI_STAT_RESIDENCY`` and ``PSCI_STAT_COUNT``. Default is 0.
336 In the absence of an alternate stat collection backend, ``ENABLE_PMF`` must
337 be enabled. If ``ENABLE_PMF`` is set, the residency statistics are tracked in
338 software.
339
340- ``ENABLE_RUNTIME_INSTRUMENTATION``: Boolean option to enable runtime
341 instrumentation which injects timestamp collection points into
342 Trusted Firmware to allow runtime performance to be measured.
343 Currently, only PSCI is instrumented. Enabling this option enables
344 the ``ENABLE_PMF`` build option as well. Default is 0.
345
Jeenu Viswambharand73dcf32017-07-19 13:52:12 +0100346- ``ENABLE_SPE_FOR_LOWER_ELS`` : Boolean option to enable Statistical Profiling
347 extensions. This is an optional architectural feature available only for
348 AArch64 8.2 onwards. This option defaults to 1 but is automatically
349 disabled when the target architecture is AArch32 or AArch64 8.0/8.1.
350
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100351- ``ENABLE_STACK_PROTECTOR``: String option to enable the stack protection
352 checks in GCC. Allowed values are "all", "strong" and "0" (default).
353 "strong" is the recommended stack protection level if this feature is
354 desired. 0 disables the stack protection. For all values other than 0, the
355 ``plat_get_stack_protector_canary()`` platform hook needs to be implemented.
356 The value is passed as the last component of the option
357 ``-fstack-protector-$ENABLE_STACK_PROTECTOR``.
358
359- ``ERROR_DEPRECATED``: This option decides whether to treat the usage of
360 deprecated platform APIs, helper functions or drivers within Trusted
361 Firmware as error. It can take the value 1 (flag the use of deprecated
362 APIs as error) or 0. The default is 0.
363
364- ``FIP_NAME``: This is an optional build option which specifies the FIP
365 filename for the ``fip`` target. Default is ``fip.bin``.
366
367- ``FWU_FIP_NAME``: This is an optional build option which specifies the FWU
368 FIP filename for the ``fwu_fip`` target. Default is ``fwu_fip.bin``.
369
370- ``GENERATE_COT``: Boolean flag used to build and execute the ``cert_create``
371 tool to create certificates as per the Chain of Trust described in
372 `Trusted Board Boot`_. The build system then calls ``fiptool`` to
373 include the certificates in the FIP and FWU\_FIP. Default value is '0'.
374
375 Specify both ``TRUSTED_BOARD_BOOT=1`` and ``GENERATE_COT=1`` to include support
376 for the Trusted Board Boot feature in the BL1 and BL2 images, to generate
377 the corresponding certificates, and to include those certificates in the
378 FIP and FWU\_FIP.
379
380 Note that if ``TRUSTED_BOARD_BOOT=0`` and ``GENERATE_COT=1``, the BL1 and BL2
381 images will not include support for Trusted Board Boot. The FIP will still
382 include the corresponding certificates. This FIP can be used to verify the
383 Chain of Trust on the host machine through other mechanisms.
384
385 Note that if ``TRUSTED_BOARD_BOOT=1`` and ``GENERATE_COT=0``, the BL1 and BL2
386 images will include support for Trusted Board Boot, but the FIP and FWU\_FIP
387 will not include the corresponding certificates, causing a boot failure.
388
389- ``HANDLE_EA_EL3_FIRST``: When defined External Aborts and SError Interrupts
390 will be always trapped in EL3 i.e. in BL31 at runtime.
391
392- ``HW_ASSISTED_COHERENCY``: On most ARM systems to-date, platform-specific
393 software operations are required for CPUs to enter and exit coherency.
394 However, there exists newer systems where CPUs' entry to and exit from
395 coherency is managed in hardware. Such systems require software to only
396 initiate the operations, and the rest is managed in hardware, minimizing
397 active software management. In such systems, this boolean option enables ARM
398 Trusted Firmware to carry out build and run-time optimizations during boot
399 and power management operations. This option defaults to 0 and if it is
400 enabled, then it implies ``WARMBOOT_ENABLE_DCACHE_EARLY`` is also enabled.
401
402- ``JUNO_AARCH32_EL3_RUNTIME``: This build flag enables you to execute EL3
403 runtime software in AArch32 mode, which is required to run AArch32 on Juno.
404 By default this flag is set to '0'. Enabling this flag builds BL1 and BL2 in
405 AArch64 and facilitates the loading of ``SP_MIN`` and BL33 as AArch32 executable
406 images.
407
Soby Mathew13b16052017-08-31 11:49:32 +0100408- ``KEY_ALG``: This build flag enables the user to select the algorithm to be
409 used for generating the PKCS keys and subsequent signing of the certificate.
Soby Mathew2fd70f62017-08-31 11:50:29 +0100410 It accepts 3 values viz ``rsa``, ``rsa_1_5``, ``ecdsa``. The ``rsa_1_5`` is
411 the legacy PKCS#1 RSA 1.5 algorithm which is not TBBR compliant and is
412 retained only for compatibility. The default value of this flag is ``rsa``
413 which is the TBBR compliant PKCS#1 RSA 2.1 scheme.
Soby Mathew13b16052017-08-31 11:49:32 +0100414
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100415- ``LDFLAGS``: Extra user options appended to the linkers' command line in
416 addition to the one set by the build system.
417
418- ``LOAD_IMAGE_V2``: Boolean option to enable support for new version (v2) of
419 image loading, which provides more flexibility and scalability around what
420 images are loaded and executed during boot. Default is 0.
421 Note: ``TRUSTED_BOARD_BOOT`` is currently only supported for AArch64 when
422 ``LOAD_IMAGE_V2`` is enabled.
423
424- ``LOG_LEVEL``: Chooses the log level, which controls the amount of console log
425 output compiled into the build. This should be one of the following:
426
427 ::
428
429 0 (LOG_LEVEL_NONE)
430 10 (LOG_LEVEL_NOTICE)
431 20 (LOG_LEVEL_ERROR)
432 30 (LOG_LEVEL_WARNING)
433 40 (LOG_LEVEL_INFO)
434 50 (LOG_LEVEL_VERBOSE)
435
436 All log output up to and including the log level is compiled into the build.
437 The default value is 40 in debug builds and 20 in release builds.
438
439- ``NON_TRUSTED_WORLD_KEY``: This option is used when ``GENERATE_COT=1``. It
440 specifies the file that contains the Non-Trusted World private key in PEM
441 format. If ``SAVE_KEYS=1``, this file name will be used to save the key.
442
443- ``NS_BL2U``: Path to NS\_BL2U image in the host file system. This image is
444 optional. It is only needed if the platform makefile specifies that it
445 is required in order to build the ``fwu_fip`` target.
446
447- ``NS_TIMER_SWITCH``: Enable save and restore for non-secure timer register
448 contents upon world switch. It can take either 0 (don't save and restore) or
449 1 (do save and restore). 0 is the default. An SPD may set this to 1 if it
450 wants the timer registers to be saved and restored.
451
452- ``PL011_GENERIC_UART``: Boolean option to indicate the PL011 driver that
453 the underlying hardware is not a full PL011 UART but a minimally compliant
454 generic UART, which is a subset of the PL011. The driver will not access
455 any register that is not part of the SBSA generic UART specification.
456 Default value is 0 (a full PL011 compliant UART is present).
457
458- ``PLAT``: Choose a platform to build ARM Trusted Firmware for. The chosen
459 platform name must be subdirectory of any depth under ``plat/``, and must
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +0100460 contain a platform makefile named ``platform.mk``. For example to build ARM
461 Trusted Firmware for ARM Juno board select PLAT=juno.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100462
463- ``PRELOADED_BL33_BASE``: This option enables booting a preloaded BL33 image
464 instead of the normal boot flow. When defined, it must specify the entry
465 point address for the preloaded BL33 image. This option is incompatible with
466 ``EL3_PAYLOAD_BASE``. If both are defined, ``EL3_PAYLOAD_BASE`` has priority
467 over ``PRELOADED_BL33_BASE``.
468
469- ``PROGRAMMABLE_RESET_ADDRESS``: This option indicates whether the reset
470 vector address can be programmed or is fixed on the platform. It can take
471 either 0 (fixed) or 1 (programmable). Default is 0. If the platform has a
472 programmable reset address, it is expected that a CPU will start executing
473 code directly at the right address, both on a cold and warm reset. In this
474 case, there is no need to identify the entrypoint on boot and the boot path
475 can be optimised. The ``plat_get_my_entrypoint()`` platform porting interface
476 does not need to be implemented in this case.
477
478- ``PSCI_EXTENDED_STATE_ID``: As per PSCI1.0 Specification, there are 2 formats
479 possible for the PSCI power-state parameter viz original and extended
480 State-ID formats. This flag if set to 1, configures the generic PSCI layer
481 to use the extended format. The default value of this flag is 0, which
482 means by default the original power-state format is used by the PSCI
483 implementation. This flag should be specified by the platform makefile
484 and it governs the return value of PSCI\_FEATURES API for CPU\_SUSPEND
485 smc function id. When this option is enabled on ARM platforms, the
486 option ``ARM_RECOM_STATE_ID_ENC`` needs to be set to 1 as well.
487
488- ``RESET_TO_BL31``: Enable BL31 entrypoint as the CPU reset vector instead
489 of the BL1 entrypoint. It can take the value 0 (CPU reset to BL1
490 entrypoint) or 1 (CPU reset to BL31 entrypoint).
491 The default value is 0.
492
493- ``RESET_TO_SP_MIN``: SP\_MIN is the minimal AArch32 Secure Payload provided in
494 ARM Trusted Firmware. This flag configures SP\_MIN entrypoint as the CPU
495 reset vector instead of the BL1 entrypoint. It can take the value 0 (CPU
496 reset to BL1 entrypoint) or 1 (CPU reset to SP\_MIN entrypoint). The default
497 value is 0.
498
499- ``ROT_KEY``: This option is used when ``GENERATE_COT=1``. It specifies the
500 file that contains the ROT private key in PEM format. If ``SAVE_KEYS=1``, this
501 file name will be used to save the key.
502
503- ``SAVE_KEYS``: This option is used when ``GENERATE_COT=1``. It tells the
504 certificate generation tool to save the keys used to establish the Chain of
505 Trust. Allowed options are '0' or '1'. Default is '0' (do not save).
506
507- ``SCP_BL2``: Path to SCP\_BL2 image in the host file system. This image is optional.
508 If a SCP\_BL2 image is present then this option must be passed for the ``fip``
509 target.
510
511- ``SCP_BL2_KEY``: This option is used when ``GENERATE_COT=1``. It specifies the
512 file that contains the SCP\_BL2 private key in PEM format. If ``SAVE_KEYS=1``,
513 this file name will be used to save the key.
514
515- ``SCP_BL2U``: Path to SCP\_BL2U image in the host file system. This image is
516 optional. It is only needed if the platform makefile specifies that it
517 is required in order to build the ``fwu_fip`` target.
518
519- ``SEPARATE_CODE_AND_RODATA``: Whether code and read-only data should be
520 isolated on separate memory pages. This is a trade-off between security and
521 memory usage. See "Isolating code and read-only data on separate memory
522 pages" section in `Firmware Design`_. This flag is disabled by default and
523 affects all BL images.
524
525- ``SPD``: Choose a Secure Payload Dispatcher component to be built into the
526 Trusted Firmware. This build option is only valid if ``ARCH=aarch64``. The
527 value should be the path to the directory containing the SPD source,
528 relative to ``services/spd/``; the directory is expected to
529 contain a makefile called ``<spd-value>.mk``.
530
531- ``SPIN_ON_BL1_EXIT``: This option introduces an infinite loop in BL1. It can
532 take either 0 (no loop) or 1 (add a loop). 0 is the default. This loop stops
533 execution in BL1 just before handing over to BL31. At this point, all
534 firmware images have been loaded in memory, and the MMU and caches are
535 turned off. Refer to the "Debugging options" section for more details.
536
Etienne Carrieredc0fea72017-08-09 15:48:53 +0200537- ``SP_MIN_WITH_SECURE_FIQ``: Boolean flag to indicate the SP_MIN handles
538 secure interrupts (caught through the FIQ line). Platforms can enable
539 this directive if they need to handle such interruption. When enabled,
540 the FIQ are handled in monitor mode and non secure world is not allowed
541 to mask these events. Platforms that enable FIQ handling in SP_MIN shall
542 implement the api ``sp_min_plat_fiq_handler()``. The default value is 0.
543
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100544- ``TRUSTED_BOARD_BOOT``: Boolean flag to include support for the Trusted Board
545 Boot feature. When set to '1', BL1 and BL2 images include support to load
546 and verify the certificates and images in a FIP, and BL1 includes support
547 for the Firmware Update. The default value is '0'. Generation and inclusion
548 of certificates in the FIP and FWU\_FIP depends upon the value of the
549 ``GENERATE_COT`` option.
550
551 Note: This option depends on ``CREATE_KEYS`` to be enabled. If the keys
552 already exist in disk, they will be overwritten without further notice.
553
554- ``TRUSTED_WORLD_KEY``: This option is used when ``GENERATE_COT=1``. It
555 specifies the file that contains the Trusted World private key in PEM
556 format. If ``SAVE_KEYS=1``, this file name will be used to save the key.
557
558- ``TSP_INIT_ASYNC``: Choose BL32 initialization method as asynchronous or
559 synchronous, (see "Initializing a BL32 Image" section in
560 `Firmware Design`_). It can take the value 0 (BL32 is initialized using
561 synchronous method) or 1 (BL32 is initialized using asynchronous method).
562 Default is 0.
563
564- ``TSP_NS_INTR_ASYNC_PREEMPT``: A non zero value enables the interrupt
565 routing model which routes non-secure interrupts asynchronously from TSP
566 to EL3 causing immediate preemption of TSP. The EL3 is responsible
567 for saving and restoring the TSP context in this routing model. The
568 default routing model (when the value is 0) is to route non-secure
569 interrupts to TSP allowing it to save its context and hand over
570 synchronously to EL3 via an SMC.
571
572- ``USE_COHERENT_MEM``: This flag determines whether to include the coherent
573 memory region in the BL memory map or not (see "Use of Coherent memory in
574 Trusted Firmware" section in `Firmware Design`_). It can take the value 1
575 (Coherent memory region is included) or 0 (Coherent memory region is
576 excluded). Default is 1.
577
578- ``V``: Verbose build. If assigned anything other than 0, the build commands
579 are printed. Default is 0.
580
581- ``VERSION_STRING``: String used in the log output for each TF image. Defaults
582 to a string formed by concatenating the version number, build type and build
583 string.
584
585- ``WARMBOOT_ENABLE_DCACHE_EARLY`` : Boolean option to enable D-cache early on
586 the CPU after warm boot. This is applicable for platforms which do not
587 require interconnect programming to enable cache coherency (eg: single
588 cluster platforms). If this option is enabled, then warm boot path
589 enables D-caches immediately after enabling MMU. This option defaults to 0.
590
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100591ARM development platform specific build options
592^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^
593
594- ``ARM_BL31_IN_DRAM``: Boolean option to select loading of BL31 in TZC secured
595 DRAM. By default, BL31 is in the secure SRAM. Set this flag to 1 to load
596 BL31 in TZC secured DRAM. If TSP is present, then setting this option also
597 sets the TSP location to DRAM and ignores the ``ARM_TSP_RAM_LOCATION`` build
598 flag.
599
600- ``ARM_BOARD_OPTIMISE_MEM``: Boolean option to enable or disable optimisation
601 of the memory reserved for each image. This affects the maximum size of each
602 BL image as well as the number of allocated memory regions and translation
603 tables. By default this flag is 0, which means it uses the default
604 unoptimised values for these macros. ARM development platforms that wish to
605 optimise memory usage need to set this flag to 1 and must override the
606 related macros.
607
608- ``ARM_CONFIG_CNTACR``: boolean option to unlock access to the ``CNTBase<N>``
609 frame registers by setting the ``CNTCTLBase.CNTACR<N>`` register bits. The
610 frame number ``<N>`` is defined by ``PLAT_ARM_NSTIMER_FRAME_ID``, which should
611 match the frame used by the Non-Secure image (normally the Linux kernel).
612 Default is true (access to the frame is allowed).
613
614- ``ARM_DISABLE_TRUSTED_WDOG``: boolean option to disable the Trusted Watchdog.
615 By default, ARM platforms use a watchdog to trigger a system reset in case
616 an error is encountered during the boot process (for example, when an image
617 could not be loaded or authenticated). The watchdog is enabled in the early
618 platform setup hook at BL1 and disabled in the BL1 prepare exit hook. The
619 Trusted Watchdog may be disabled at build time for testing or development
620 purposes.
621
622- ``ARM_RECOM_STATE_ID_ENC``: The PSCI1.0 specification recommends an encoding
623 for the construction of composite state-ID in the power-state parameter.
624 The existing PSCI clients currently do not support this encoding of
625 State-ID yet. Hence this flag is used to configure whether to use the
626 recommended State-ID encoding or not. The default value of this flag is 0,
627 in which case the platform is configured to expect NULL in the State-ID
628 field of power-state parameter.
629
630- ``ARM_ROTPK_LOCATION``: used when ``TRUSTED_BOARD_BOOT=1``. It specifies the
631 location of the ROTPK hash returned by the function ``plat_get_rotpk_info()``
632 for ARM platforms. Depending on the selected option, the proper private key
633 must be specified using the ``ROT_KEY`` option when building the Trusted
634 Firmware. This private key will be used by the certificate generation tool
635 to sign the BL2 and Trusted Key certificates. Available options for
636 ``ARM_ROTPK_LOCATION`` are:
637
638 - ``regs`` : return the ROTPK hash stored in the Trusted root-key storage
639 registers. The private key corresponding to this ROTPK hash is not
640 currently available.
641 - ``devel_rsa`` : return a development public key hash embedded in the BL1
642 and BL2 binaries. This hash has been obtained from the RSA public key
643 ``arm_rotpk_rsa.der``, located in ``plat/arm/board/common/rotpk``. To use
644 this option, ``arm_rotprivk_rsa.pem`` must be specified as ``ROT_KEY`` when
645 creating the certificates.
Qixiang Xu1c2aef12017-08-24 15:12:20 +0800646 - ``devel_ecdsa`` : return a development public key hash embedded in the BL1
647 and BL2 binaries. This hash has been obtained from the ECDSA public key
648 ``arm_rotpk_ecdsa.der``, located in ``plat/arm/board/common/rotpk``. To use
649 this option, ``arm_rotprivk_ecdsa.pem`` must be specified as ``ROT_KEY``
650 when creating the certificates.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100651
652- ``ARM_TSP_RAM_LOCATION``: location of the TSP binary. Options:
653
654 - ``tsram`` : Trusted SRAM (default option)
655 - ``tdram`` : Trusted DRAM (if available)
656 - ``dram`` : Secure region in DRAM (configured by the TrustZone controller)
657
658- ``ARM_XLAT_TABLES_LIB_V1``: boolean option to compile the Trusted Firmware
659 with version 1 of the translation tables library instead of version 2. It is
660 set to 0 by default, which selects version 2.
661
662- ``ARM_CRYPTOCELL_INTEG`` : bool option to enable Trusted Firmware to invoke
663 ARM® TrustZone® CryptoCell functionality for Trusted Board Boot on capable
664 ARM platforms. If this option is specified, then the path to the CryptoCell
665 SBROM library must be specified via ``CCSBROM_LIB_PATH`` flag.
666
667For a better understanding of these options, the ARM development platform memory
668map is explained in the `Firmware Design`_.
669
670ARM CSS platform specific build options
671^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^
672
673- ``CSS_DETECT_PRE_1_7_0_SCP``: Boolean flag to detect SCP version
674 incompatibility. Version 1.7.0 of the SCP firmware made a non-backwards
675 compatible change to the MTL protocol, used for AP/SCP communication.
676 Trusted Firmware no longer supports earlier SCP versions. If this option is
677 set to 1 then Trusted Firmware will detect if an earlier version is in use.
678 Default is 1.
679
680- ``CSS_LOAD_SCP_IMAGES``: Boolean flag, which when set, adds SCP\_BL2 and
681 SCP\_BL2U to the FIP and FWU\_FIP respectively, and enables them to be loaded
682 during boot. Default is 1.
683
Soby Mathew1ced6b82017-06-12 12:37:10 +0100684- ``CSS_USE_SCMI_SDS_DRIVER``: Boolean flag which selects SCMI/SDS drivers
685 instead of SCPI/BOM driver for communicating with the SCP during power
686 management operations and for SCP RAM Firmware transfer. If this option
687 is set to 1, then SCMI/SDS drivers will be used. Default is 0.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100688
689ARM FVP platform specific build options
690^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^
691
692- ``FVP_CLUSTER_COUNT`` : Configures the cluster count to be used to
693 build the topology tree within Trusted Firmware. By default the
694 Trusted Firmware is configured for dual cluster topology and this option
695 can be used to override the default value.
696
697- ``FVP_INTERCONNECT_DRIVER``: Selects the interconnect driver to be built. The
698 default interconnect driver depends on the value of ``FVP_CLUSTER_COUNT`` as
699 explained in the options below:
700
701 - ``FVP_CCI`` : The CCI driver is selected. This is the default
702 if 0 < ``FVP_CLUSTER_COUNT`` <= 2.
703 - ``FVP_CCN`` : The CCN driver is selected. This is the default
704 if ``FVP_CLUSTER_COUNT`` > 2.
705
Jeenu Viswambharan528d21b2016-11-15 13:53:57 +0000706- ``FVP_MAX_PE_PER_CPU``: Sets the maximum number of PEs implemented on any CPU
707 in the system. This option defaults to 1. Note that the build option
708 ``ARM_PLAT_MT`` doesn't have any effect on FVP platforms.
709
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100710- ``FVP_USE_GIC_DRIVER`` : Selects the GIC driver to be built. Options:
711
712 - ``FVP_GIC600`` : The GIC600 implementation of GICv3 is selected
713 - ``FVP_GICV2`` : The GICv2 only driver is selected
714 - ``FVP_GICV3`` : The GICv3 only driver is selected (default option)
715 - ``FVP_GICV3_LEGACY``: The Legacy GICv3 driver is selected (deprecated)
716 Note: If Trusted Firmware is compiled with this option on FVPs with
717 GICv3 hardware, then it configures the hardware to run in GICv2
718 emulation mode
719
720- ``FVP_USE_SP804_TIMER`` : Use the SP804 timer instead of the Generic Timer
721 for functions that wait for an arbitrary time length (udelay and mdelay).
722 The default value is 0.
723
724Debugging options
725~~~~~~~~~~~~~~~~~
726
727To compile a debug version and make the build more verbose use
728
729::
730
731 make PLAT=<platform> DEBUG=1 V=1 all
732
733AArch64 GCC uses DWARF version 4 debugging symbols by default. Some tools (for
734example DS-5) might not support this and may need an older version of DWARF
735symbols to be emitted by GCC. This can be achieved by using the
736``-gdwarf-<version>`` flag, with the version being set to 2 or 3. Setting the
737version to 2 is recommended for DS-5 versions older than 5.16.
738
739When debugging logic problems it might also be useful to disable all compiler
740optimizations by using ``-O0``.
741
742NOTE: Using ``-O0`` could cause output images to be larger and base addresses
743might need to be recalculated (see the **Memory layout on ARM development
744platforms** section in the `Firmware Design`_).
745
746Extra debug options can be passed to the build system by setting ``CFLAGS`` or
747``LDFLAGS``:
748
749.. code:: makefile
750
751 CFLAGS='-O0 -gdwarf-2' \
752 make PLAT=<platform> DEBUG=1 V=1 all
753
754Note that using ``-Wl,`` style compilation driver options in ``CFLAGS`` will be
755ignored as the linker is called directly.
756
757It is also possible to introduce an infinite loop to help in debugging the
758post-BL2 phase of the Trusted Firmware. This can be done by rebuilding BL1 with
Douglas Raillard30d7b362017-06-28 16:14:55 +0100759the ``SPIN_ON_BL1_EXIT=1`` build flag. Refer to the `Summary of build options`_
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100760section. In this case, the developer may take control of the target using a
761debugger when indicated by the console output. When using DS-5, the following
762commands can be used:
763
764::
765
766 # Stop target execution
767 interrupt
768
769 #
770 # Prepare your debugging environment, e.g. set breakpoints
771 #
772
773 # Jump over the debug loop
774 set var $AARCH64::$Core::$PC = $AARCH64::$Core::$PC + 4
775
776 # Resume execution
777 continue
778
779Building the Test Secure Payload
780~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
781
782The TSP is coupled with a companion runtime service in the BL31 firmware,
783called the TSPD. Therefore, if you intend to use the TSP, the BL31 image
784must be recompiled as well. For more information on SPs and SPDs, see the
785`Secure-EL1 Payloads and Dispatchers`_ section in the `Firmware Design`_.
786
787First clean the Trusted Firmware build directory to get rid of any previous
788BL31 binary. Then to build the TSP image use:
789
790::
791
792 make PLAT=<platform> SPD=tspd all
793
794An additional boot loader binary file is created in the ``build`` directory:
795
796::
797
798 build/<platform>/<build-type>/bl32.bin
799
800Checking source code style
801~~~~~~~~~~~~~~~~~~~~~~~~~~
802
803When making changes to the source for submission to the project, the source
804must be in compliance with the Linux style guide, and to assist with this check
805the project Makefile contains two targets, which both utilise the
806``checkpatch.pl`` script that ships with the Linux source tree.
807
808To check the entire source tree, you must first download a copy of
809``checkpatch.pl`` (or the full Linux source), set the ``CHECKPATCH`` environment
810variable to point to the script and build the target checkcodebase:
811
812::
813
814 make CHECKPATCH=<path-to-linux>/linux/scripts/checkpatch.pl checkcodebase
815
816To just check the style on the files that differ between your local branch and
817the remote master, use:
818
819::
820
821 make CHECKPATCH=<path-to-linux>/linux/scripts/checkpatch.pl checkpatch
822
823If you wish to check your patch against something other than the remote master,
824set the ``BASE_COMMIT`` variable to your desired branch. By default, ``BASE_COMMIT``
825is set to ``origin/master``.
826
827Building and using the FIP tool
828~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
829
830Firmware Image Package (FIP) is a packaging format used by the Trusted Firmware
831project to package firmware images in a single binary. The number and type of
832images that should be packed in a FIP is platform specific and may include TF
833images and other firmware images required by the platform. For example, most
834platforms require a BL33 image which corresponds to the normal world bootloader
835(e.g. UEFI or U-Boot).
836
837The TF build system provides the make target ``fip`` to create a FIP file for the
838specified platform using the FIP creation tool included in the TF project.
839Examples below show how to build a FIP file for FVP, packaging TF images and a
840BL33 image.
841
842For AArch64:
843
844::
845
846 make PLAT=fvp BL33=<path/to/bl33.bin> fip
847
848For AArch32:
849
850::
851
852 make PLAT=fvp ARCH=aarch32 AARCH32_SP=sp_min BL33=<path/to/bl33.bin> fip
853
854Note that AArch32 support for Normal world boot loader (BL33), like U-boot or
855UEFI, on FVP is not available upstream. Hence custom solutions are required to
856allow Linux boot on FVP. These instructions assume such a custom boot loader
857(BL33) is available.
858
859The resulting FIP may be found in:
860
861::
862
863 build/fvp/<build-type>/fip.bin
864
865For advanced operations on FIP files, it is also possible to independently build
866the tool and create or modify FIPs using this tool. To do this, follow these
867steps:
868
869It is recommended to remove old artifacts before building the tool:
870
871::
872
873 make -C tools/fiptool clean
874
875Build the tool:
876
877::
878
879 make [DEBUG=1] [V=1] fiptool
880
881The tool binary can be located in:
882
883::
884
885 ./tools/fiptool/fiptool
886
887Invoking the tool with ``--help`` will print a help message with all available
888options.
889
890Example 1: create a new Firmware package ``fip.bin`` that contains BL2 and BL31:
891
892::
893
894 ./tools/fiptool/fiptool create \
895 --tb-fw build/<platform>/<build-type>/bl2.bin \
896 --soc-fw build/<platform>/<build-type>/bl31.bin \
897 fip.bin
898
899Example 2: view the contents of an existing Firmware package:
900
901::
902
903 ./tools/fiptool/fiptool info <path-to>/fip.bin
904
905Example 3: update the entries of an existing Firmware package:
906
907::
908
909 # Change the BL2 from Debug to Release version
910 ./tools/fiptool/fiptool update \
911 --tb-fw build/<platform>/release/bl2.bin \
912 build/<platform>/debug/fip.bin
913
914Example 4: unpack all entries from an existing Firmware package:
915
916::
917
918 # Images will be unpacked to the working directory
919 ./tools/fiptool/fiptool unpack <path-to>/fip.bin
920
921Example 5: remove an entry from an existing Firmware package:
922
923::
924
925 ./tools/fiptool/fiptool remove \
926 --tb-fw build/<platform>/debug/fip.bin
927
928Note that if the destination FIP file exists, the create, update and
929remove operations will automatically overwrite it.
930
931The unpack operation will fail if the images already exist at the
932destination. In that case, use -f or --force to continue.
933
934More information about FIP can be found in the `Firmware Design`_ document.
935
936Migrating from fip\_create to fiptool
937^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^
938
939The previous version of fiptool was called fip\_create. A compatibility script
940that emulates the basic functionality of the previous fip\_create is provided.
941However, users are strongly encouraged to migrate to fiptool.
942
943- To create a new FIP file, replace "fip\_create" with "fiptool create".
944- To update a FIP file, replace "fip\_create" with "fiptool update".
945- To dump the contents of a FIP file, replace "fip\_create --dump"
946 with "fiptool info".
947
948Building FIP images with support for Trusted Board Boot
949~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
950
951Trusted Board Boot primarily consists of the following two features:
952
953- Image Authentication, described in `Trusted Board Boot`_, and
954- Firmware Update, described in `Firmware Update`_
955
956The following steps should be followed to build FIP and (optionally) FWU\_FIP
957images with support for these features:
958
959#. Fulfill the dependencies of the ``mbedtls`` cryptographic and image parser
960 modules by checking out a recent version of the `mbed TLS Repository`_. It
961 is important to use a version that is compatible with TF and fixes any
962 known security vulnerabilities. See `mbed TLS Security Center`_ for more
963 information. The latest version of TF is tested with tag ``mbedtls-2.4.2``.
964
965 The ``drivers/auth/mbedtls/mbedtls_*.mk`` files contain the list of mbed TLS
966 source files the modules depend upon.
967 ``include/drivers/auth/mbedtls/mbedtls_config.h`` contains the configuration
968 options required to build the mbed TLS sources.
969
970 Note that the mbed TLS library is licensed under the Apache version 2.0
971 license. Using mbed TLS source code will affect the licensing of
972 Trusted Firmware binaries that are built using this library.
973
974#. To build the FIP image, ensure the following command line variables are set
975 while invoking ``make`` to build Trusted Firmware:
976
977 - ``MBEDTLS_DIR=<path of the directory containing mbed TLS sources>``
978 - ``TRUSTED_BOARD_BOOT=1``
979 - ``GENERATE_COT=1``
980
981 In the case of ARM platforms, the location of the ROTPK hash must also be
982 specified at build time. Two locations are currently supported (see
983 ``ARM_ROTPK_LOCATION`` build option):
984
985 - ``ARM_ROTPK_LOCATION=regs``: the ROTPK hash is obtained from the Trusted
986 root-key storage registers present in the platform. On Juno, this
987 registers are read-only. On FVP Base and Cortex models, the registers
988 are read-only, but the value can be specified using the command line
989 option ``bp.trusted_key_storage.public_key`` when launching the model.
990 On both Juno and FVP models, the default value corresponds to an
991 ECDSA-SECP256R1 public key hash, whose private part is not currently
992 available.
993
994 - ``ARM_ROTPK_LOCATION=devel_rsa``: use the ROTPK hash that is hardcoded
995 in the ARM platform port. The private/public RSA key pair may be
996 found in ``plat/arm/board/common/rotpk``.
997
Qixiang Xu1c2aef12017-08-24 15:12:20 +0800998 - ``ARM_ROTPK_LOCATION=devel_ecdsa``: use the ROTPK hash that is hardcoded
999 in the ARM platform port. The private/public ECDSA key pair may be
1000 found in ``plat/arm/board/common/rotpk``.
1001
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001002 Example of command line using RSA development keys:
1003
1004 ::
1005
1006 MBEDTLS_DIR=<path of the directory containing mbed TLS sources> \
1007 make PLAT=<platform> TRUSTED_BOARD_BOOT=1 GENERATE_COT=1 \
1008 ARM_ROTPK_LOCATION=devel_rsa \
1009 ROT_KEY=plat/arm/board/common/rotpk/arm_rotprivk_rsa.pem \
1010 BL33=<path-to>/<bl33_image> \
1011 all fip
1012
1013 The result of this build will be the bl1.bin and the fip.bin binaries. This
1014 FIP will include the certificates corresponding to the Chain of Trust
1015 described in the TBBR-client document. These certificates can also be found
1016 in the output build directory.
1017
1018#. The optional FWU\_FIP contains any additional images to be loaded from
1019 Non-Volatile storage during the `Firmware Update`_ process. To build the
1020 FWU\_FIP, any FWU images required by the platform must be specified on the
1021 command line. On ARM development platforms like Juno, these are:
1022
1023 - NS\_BL2U. The AP non-secure Firmware Updater image.
1024 - SCP\_BL2U. The SCP Firmware Update Configuration image.
1025
1026 Example of Juno command line for generating both ``fwu`` and ``fwu_fip``
1027 targets using RSA development:
1028
1029 ::
1030
1031 MBEDTLS_DIR=<path of the directory containing mbed TLS sources> \
1032 make PLAT=juno TRUSTED_BOARD_BOOT=1 GENERATE_COT=1 \
1033 ARM_ROTPK_LOCATION=devel_rsa \
1034 ROT_KEY=plat/arm/board/common/rotpk/arm_rotprivk_rsa.pem \
1035 BL33=<path-to>/<bl33_image> \
1036 SCP_BL2=<path-to>/<scp_bl2_image> \
1037 SCP_BL2U=<path-to>/<scp_bl2u_image> \
1038 NS_BL2U=<path-to>/<ns_bl2u_image> \
1039 all fip fwu_fip
1040
1041 Note: The BL2U image will be built by default and added to the FWU\_FIP.
1042 The user may override this by adding ``BL2U=<path-to>/<bl2u_image>``
1043 to the command line above.
1044
1045 Note: Building and installing the non-secure and SCP FWU images (NS\_BL1U,
1046 NS\_BL2U and SCP\_BL2U) is outside the scope of this document.
1047
1048 The result of this build will be bl1.bin, fip.bin and fwu\_fip.bin binaries.
1049 Both the FIP and FWU\_FIP will include the certificates corresponding to the
1050 Chain of Trust described in the TBBR-client document. These certificates
1051 can also be found in the output build directory.
1052
1053Building the Certificate Generation Tool
1054~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
1055
1056The ``cert_create`` tool is built as part of the TF build process when the ``fip``
1057make target is specified and TBB is enabled (as described in the previous
1058section), but it can also be built separately with the following command:
1059
1060::
1061
1062 make PLAT=<platform> [DEBUG=1] [V=1] certtool
1063
1064For platforms that do not require their own IDs in certificate files,
1065the generic 'cert\_create' tool can be built with the following command:
1066
1067::
1068
1069 make USE_TBBR_DEFS=1 [DEBUG=1] [V=1] certtool
1070
1071``DEBUG=1`` builds the tool in debug mode. ``V=1`` makes the build process more
1072verbose. The following command should be used to obtain help about the tool:
1073
1074::
1075
1076 ./tools/cert_create/cert_create -h
1077
1078Building a FIP for Juno and FVP
1079-------------------------------
1080
1081This section provides Juno and FVP specific instructions to build Trusted
1082Firmware, obtain the additional required firmware, and pack it all together in
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01001083a single FIP binary. It assumes that a `Linaro Release`_ has been installed.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001084
David Cunadob2de0992017-06-29 12:01:33 +01001085Note: Pre-built binaries for AArch32 are available from Linaro Release 16.12
1086onwards. Before that release, pre-built binaries are only available for AArch64.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001087
1088Note: follow the full instructions for one platform before switching to a
1089different one. Mixing instructions for different platforms may result in
1090corrupted binaries.
1091
1092#. Clean the working directory
1093
1094 ::
1095
1096 make realclean
1097
1098#. Obtain SCP\_BL2 (Juno) and BL33 (all platforms)
1099
1100 Use the fiptool to extract the SCP\_BL2 and BL33 images from the FIP
1101 package included in the Linaro release:
1102
1103 ::
1104
1105 # Build the fiptool
1106 make [DEBUG=1] [V=1] fiptool
1107
1108 # Unpack firmware images from Linaro FIP
1109 ./tools/fiptool/fiptool unpack \
1110 <path/to/linaro/release>/fip.bin
1111
1112 The unpack operation will result in a set of binary images extracted to the
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01001113 current working directory. The SCP\_BL2 image corresponds to
1114 ``scp-fw.bin`` and BL33 corresponds to ``nt-fw.bin``.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001115
1116 Note: the fiptool will complain if the images to be unpacked already
1117 exist in the current directory. If that is the case, either delete those
1118 files or use the ``--force`` option to overwrite.
1119
1120 Note for AArch32, the instructions below assume that nt-fw.bin is a custom
1121 Normal world boot loader that supports AArch32.
1122
1123#. Build TF images and create a new FIP for FVP
1124
1125 ::
1126
1127 # AArch64
1128 make PLAT=fvp BL33=nt-fw.bin all fip
1129
1130 # AArch32
1131 make PLAT=fvp ARCH=aarch32 AARCH32_SP=sp_min BL33=nt-fw.bin all fip
1132
1133#. Build TF images and create a new FIP for Juno
1134
1135 For AArch64:
1136
1137 Building for AArch64 on Juno simply requires the addition of ``SCP_BL2``
1138 as a build parameter.
1139
1140 ::
1141
1142 make PLAT=juno all fip \
1143 BL33=<path-to-juno-oe-uboot>/SOFTWARE/bl33-uboot.bin \
1144 SCP_BL2=<path-to-juno-busybox-uboot>/SOFTWARE/scp_bl2.bin
1145
1146 For AArch32:
1147
1148 Hardware restrictions on Juno prevent cold reset into AArch32 execution mode,
1149 therefore BL1 and BL2 must be compiled for AArch64, and BL32 is compiled
1150 separately for AArch32.
1151
1152 - Before building BL32, the environment variable ``CROSS_COMPILE`` must point
1153 to the AArch32 Linaro cross compiler.
1154
1155 ::
1156
1157 export CROSS_COMPILE=<path-to-aarch32-gcc>/bin/arm-linux-gnueabihf-
1158
1159 - Build BL32 in AArch32.
1160
1161 ::
1162
1163 make ARCH=aarch32 PLAT=juno AARCH32_SP=sp_min \
1164 RESET_TO_SP_MIN=1 JUNO_AARCH32_EL3_RUNTIME=1 bl32
1165
1166 - Before building BL1 and BL2, the environment variable ``CROSS_COMPILE``
1167 must point to the AArch64 Linaro cross compiler.
1168
1169 ::
1170
1171 export CROSS_COMPILE=<path-to-aarch64-gcc>/bin/aarch64-linux-gnu-
1172
1173 - The following parameters should be used to build BL1 and BL2 in AArch64
1174 and point to the BL32 file.
1175
1176 ::
1177
1178 make ARCH=aarch64 PLAT=juno LOAD_IMAGE_V2=1 JUNO_AARCH32_EL3_RUNTIME=1 \
1179 BL33=<path-to-juno32-oe-uboot>/SOFTWARE/bl33-uboot.bin \
1180 SCP_BL2=<path-to-juno32-oe-uboot>/SOFTWARE/scp_bl2.bin SPD=tspd \
1181 BL32=<path-to-bl32>/bl32.bin all fip
1182
1183The resulting BL1 and FIP images may be found in:
1184
1185::
1186
1187 # Juno
1188 ./build/juno/release/bl1.bin
1189 ./build/juno/release/fip.bin
1190
1191 # FVP
1192 ./build/fvp/release/bl1.bin
1193 ./build/fvp/release/fip.bin
1194
1195EL3 payloads alternative boot flow
1196----------------------------------
1197
1198On a pre-production system, the ability to execute arbitrary, bare-metal code at
1199the highest exception level is required. It allows full, direct access to the
1200hardware, for example to run silicon soak tests.
1201
1202Although it is possible to implement some baremetal secure firmware from
1203scratch, this is a complex task on some platforms, depending on the level of
1204configuration required to put the system in the expected state.
1205
1206Rather than booting a baremetal application, a possible compromise is to boot
1207``EL3 payloads`` through the Trusted Firmware instead. This is implemented as an
1208alternative boot flow, where a modified BL2 boots an EL3 payload, instead of
1209loading the other BL images and passing control to BL31. It reduces the
1210complexity of developing EL3 baremetal code by:
1211
1212- putting the system into a known architectural state;
1213- taking care of platform secure world initialization;
1214- loading the SCP\_BL2 image if required by the platform.
1215
1216When booting an EL3 payload on ARM standard platforms, the configuration of the
1217TrustZone controller is simplified such that only region 0 is enabled and is
1218configured to permit secure access only. This gives full access to the whole
1219DRAM to the EL3 payload.
1220
1221The system is left in the same state as when entering BL31 in the default boot
1222flow. In particular:
1223
1224- Running in EL3;
1225- Current state is AArch64;
1226- Little-endian data access;
1227- All exceptions disabled;
1228- MMU disabled;
1229- Caches disabled.
1230
1231Booting an EL3 payload
1232~~~~~~~~~~~~~~~~~~~~~~
1233
1234The EL3 payload image is a standalone image and is not part of the FIP. It is
1235not loaded by the Trusted Firmware. Therefore, there are 2 possible scenarios:
1236
1237- The EL3 payload may reside in non-volatile memory (NVM) and execute in
1238 place. In this case, booting it is just a matter of specifying the right
1239 address in NVM through ``EL3_PAYLOAD_BASE`` when building the TF.
1240
1241- The EL3 payload needs to be loaded in volatile memory (e.g. DRAM) at
1242 run-time.
1243
1244To help in the latter scenario, the ``SPIN_ON_BL1_EXIT=1`` build option can be
1245used. The infinite loop that it introduces in BL1 stops execution at the right
1246moment for a debugger to take control of the target and load the payload (for
1247example, over JTAG).
1248
1249It is expected that this loading method will work in most cases, as a debugger
1250connection is usually available in a pre-production system. The user is free to
1251use any other platform-specific mechanism to load the EL3 payload, though.
1252
1253Booting an EL3 payload on FVP
1254^^^^^^^^^^^^^^^^^^^^^^^^^^^^^
1255
1256The EL3 payloads boot flow requires the CPU's mailbox to be cleared at reset for
1257the secondary CPUs holding pen to work properly. Unfortunately, its reset value
1258is undefined on the FVP platform and the FVP platform code doesn't clear it.
1259Therefore, one must modify the way the model is normally invoked in order to
1260clear the mailbox at start-up.
1261
1262One way to do that is to create an 8-byte file containing all zero bytes using
1263the following command:
1264
1265::
1266
1267 dd if=/dev/zero of=mailbox.dat bs=1 count=8
1268
1269and pre-load it into the FVP memory at the mailbox address (i.e. ``0x04000000``)
1270using the following model parameters:
1271
1272::
1273
1274 --data cluster0.cpu0=mailbox.dat@0x04000000 [Base FVPs]
1275 --data=mailbox.dat@0x04000000 [Foundation FVP]
1276
1277To provide the model with the EL3 payload image, the following methods may be
1278used:
1279
1280#. If the EL3 payload is able to execute in place, it may be programmed into
1281 flash memory. On Base Cortex and AEM FVPs, the following model parameter
1282 loads it at the base address of the NOR FLASH1 (the NOR FLASH0 is already
1283 used for the FIP):
1284
1285 ::
1286
1287 -C bp.flashloader1.fname="/path/to/el3-payload"
1288
1289 On Foundation FVP, there is no flash loader component and the EL3 payload
1290 may be programmed anywhere in flash using method 3 below.
1291
1292#. When using the ``SPIN_ON_BL1_EXIT=1`` loading method, the following DS-5
1293 command may be used to load the EL3 payload ELF image over JTAG:
1294
1295 ::
1296
1297 load /path/to/el3-payload.elf
1298
1299#. The EL3 payload may be pre-loaded in volatile memory using the following
1300 model parameters:
1301
1302 ::
1303
1304 --data cluster0.cpu0="/path/to/el3-payload"@address [Base FVPs]
1305 --data="/path/to/el3-payload"@address [Foundation FVP]
1306
1307 The address provided to the FVP must match the ``EL3_PAYLOAD_BASE`` address
1308 used when building the Trusted Firmware.
1309
1310Booting an EL3 payload on Juno
1311^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^
1312
1313If the EL3 payload is able to execute in place, it may be programmed in flash
1314memory by adding an entry in the ``SITE1/HBI0262x/images.txt`` configuration file
1315on the Juno SD card (where ``x`` depends on the revision of the Juno board).
1316Refer to the `Juno Getting Started Guide`_, section 2.3 "Flash memory
1317programming" for more information.
1318
1319Alternatively, the same DS-5 command mentioned in the FVP section above can
1320be used to load the EL3 payload's ELF file over JTAG on Juno.
1321
1322Preloaded BL33 alternative boot flow
1323------------------------------------
1324
1325Some platforms have the ability to preload BL33 into memory instead of relying
1326on Trusted Firmware to load it. This may simplify packaging of the normal world
1327code and improve performance in a development environment. When secure world
1328cold boot is complete, Trusted Firmware simply jumps to a BL33 base address
1329provided at build time.
1330
1331For this option to be used, the ``PRELOADED_BL33_BASE`` build option has to be
1332used when compiling the Trusted Firmware. For example, the following command
1333will create a FIP without a BL33 and prepare to jump to a BL33 image loaded at
1334address 0x80000000:
1335
1336::
1337
1338 make PRELOADED_BL33_BASE=0x80000000 PLAT=fvp all fip
1339
1340Boot of a preloaded bootwrapped kernel image on Base FVP
1341~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
1342
1343The following example uses the AArch64 boot wrapper. This simplifies normal
1344world booting while also making use of TF features. It can be obtained from its
1345repository with:
1346
1347::
1348
1349 git clone git://git.kernel.org/pub/scm/linux/kernel/git/mark/boot-wrapper-aarch64.git
1350
1351After compiling it, an ELF file is generated. It can be loaded with the
1352following command:
1353
1354::
1355
1356 <path-to>/FVP_Base_AEMv8A-AEMv8A \
1357 -C bp.secureflashloader.fname=bl1.bin \
1358 -C bp.flashloader0.fname=fip.bin \
1359 -a cluster0.cpu0=<bootwrapped-kernel.elf> \
1360 --start cluster0.cpu0=0x0
1361
1362The ``-a cluster0.cpu0=<bootwrapped-kernel.elf>`` option loads the ELF file. It
1363also sets the PC register to the ELF entry point address, which is not the
1364desired behaviour, so the ``--start cluster0.cpu0=0x0`` option forces the PC back
1365to 0x0 (the BL1 entry point address) on CPU #0. The ``PRELOADED_BL33_BASE`` define
1366used when compiling the FIP must match the ELF entry point.
1367
1368Boot of a preloaded bootwrapped kernel image on Juno
1369~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
1370
1371The procedure to obtain and compile the boot wrapper is very similar to the case
1372of the FVP. The execution must be stopped at the end of bl2\_main(), and the
1373loading method explained above in the EL3 payload boot flow section may be used
1374to load the ELF file over JTAG on Juno.
1375
1376Running the software on FVP
1377---------------------------
1378
1379The latest version of the AArch64 build of ARM Trusted Firmware has been tested
1380on the following ARM FVPs (64-bit host machine only).
1381
David Cunado124415e2017-06-27 17:31:12 +01001382NOTE: Unless otherwise stated, the model version is Version 11.0 Build 11.0.34.
1383
1384- ``Foundation_Platform``
1385- ``FVP_Base_AEMv8A-AEMv8A`` (Version 8.5, Build 0.8.8502)
1386- ``FVP_Base_Cortex-A35x4``
1387- ``FVP_Base_Cortex-A53x4``
1388- ``FVP_Base_Cortex-A57x4-A53x4``
1389- ``FVP_Base_Cortex-A57x4``
1390- ``FVP_Base_Cortex-A72x4-A53x4``
1391- ``FVP_Base_Cortex-A72x4``
1392- ``FVP_Base_Cortex-A73x4-A53x4``
1393- ``FVP_Base_Cortex-A73x4``
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001394
1395The latest version of the AArch32 build of ARM Trusted Firmware has been tested
1396on the following ARM FVPs (64-bit host machine only).
1397
David Cunado124415e2017-06-27 17:31:12 +01001398- ``FVP_Base_AEMv8A-AEMv8A`` (Version 8.5, Build 0.8.8502)
1399- ``FVP_Base_Cortex-A32x4``
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001400
1401NOTE: The build numbers quoted above are those reported by launching the FVP
1402with the ``--version`` parameter.
1403
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01001404NOTE: Linaro provides a ramdisk image in prebuilt FVP configurations and full
1405file systems that can be downloaded separately. To run an FVP with a virtio
1406file system image an additional FVP configuration option
1407``-C bp.virtioblockdevice.image_path="<path-to>/<file-system-image>`` can be
1408used.
1409
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001410NOTE: The software will not work on Version 1.0 of the Foundation FVP.
1411The commands below would report an ``unhandled argument`` error in this case.
1412
1413NOTE: FVPs can be launched with ``--cadi-server`` option such that a
1414CADI-compliant debugger (for example, ARM DS-5) can connect to and control its
1415execution.
1416
David Cunado97309462017-07-31 12:24:51 +01001417NOTE: With FVP model Version 11.0 Build 11.0.34 and Version 8.5 Build 0.8.5202
1418the internal synchronisation timings changed compared to older versions of the
1419models. The models can be launched with ``-Q 100`` option if they are required
1420to match the run time characteristics of the older versions.
1421
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001422The Foundation FVP is a cut down version of the AArch64 Base FVP. It can be
1423downloaded for free from `ARM's website`_.
1424
David Cunado124415e2017-06-27 17:31:12 +01001425The Cortex-A models listed above are also available to download from
1426`ARM's website`_.
1427
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001428Please refer to the FVP documentation for a detailed description of the model
1429parameter options. A brief description of the important ones that affect the ARM
1430Trusted Firmware and normal world software behavior is provided below.
1431
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001432Obtaining the Flattened Device Trees
1433~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
1434
1435Depending on the FVP configuration and Linux configuration used, different
1436FDT files are required. FDTs for the Foundation and Base FVPs can be found in
1437the Trusted Firmware source directory under ``fdts/``. The Foundation FVP has a
1438subset of the Base FVP components. For example, the Foundation FVP lacks CLCD
1439and MMC support, and has only one CPU cluster.
1440
1441Note: It is not recommended to use the FDTs built along the kernel because not
1442all FDTs are available from there.
1443
1444- ``fvp-base-gicv2-psci.dtb``
1445
1446 For use with both AEMv8 and Cortex-A57-A53 Base FVPs with
1447 Base memory map configuration.
1448
1449- ``fvp-base-gicv2-psci-aarch32.dtb``
1450
1451 For use with AEMv8 and Cortex-A32 Base FVPs running Linux in AArch32 state
1452 with Base memory map configuration.
1453
1454- ``fvp-base-gicv3-psci.dtb``
1455
1456 (Default) For use with both AEMv8 and Cortex-A57-A53 Base FVPs with Base
1457 memory map configuration and Linux GICv3 support.
1458
1459- ``fvp-base-gicv3-psci-aarch32.dtb``
1460
1461 For use with AEMv8 and Cortex-A32 Base FVPs running Linux in AArch32 state
1462 with Base memory map configuration and Linux GICv3 support.
1463
1464- ``fvp-foundation-gicv2-psci.dtb``
1465
1466 For use with Foundation FVP with Base memory map configuration.
1467
1468- ``fvp-foundation-gicv3-psci.dtb``
1469
1470 (Default) For use with Foundation FVP with Base memory map configuration
1471 and Linux GICv3 support.
1472
1473Running on the Foundation FVP with reset to BL1 entrypoint
1474~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
1475
1476The following ``Foundation_Platform`` parameters should be used to boot Linux with
14774 CPUs using the AArch64 build of ARM Trusted Firmware.
1478
1479::
1480
1481 <path-to>/Foundation_Platform \
1482 --cores=4 \
1483 --secure-memory \
1484 --visualization \
1485 --gicv3 \
1486 --data="<path-to>/<bl1-binary>"@0x0 \
1487 --data="<path-to>/<FIP-binary>"@0x08000000 \
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01001488 --data="<path-to>/<fdt>"@0x82000000 \
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001489 --data="<path-to>/<kernel-binary>"@0x80080000 \
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01001490 --data="<path-to>/<ramdisk-binary>"@0x84000000
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001491
1492Notes:
1493
1494- BL1 is loaded at the start of the Trusted ROM.
1495- The Firmware Image Package is loaded at the start of NOR FLASH0.
1496- The Linux kernel image and device tree are loaded in DRAM.
1497- The default use-case for the Foundation FVP is to use the ``--gicv3`` option
1498 and enable the GICv3 device in the model. Note that without this option,
1499 the Foundation FVP defaults to legacy (Versatile Express) memory map which
1500 is not supported by ARM Trusted Firmware.
1501
1502Running on the AEMv8 Base FVP with reset to BL1 entrypoint
1503~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
1504
1505The following ``FVP_Base_AEMv8A-AEMv8A`` parameters should be used to boot Linux
1506with 8 CPUs using the AArch64 build of ARM Trusted Firmware.
1507
1508::
1509
1510 <path-to>/FVP_Base_AEMv8A-AEMv8A \
1511 -C pctl.startup=0.0.0.0 \
1512 -C bp.secure_memory=1 \
1513 -C bp.tzc_400.diagnostics=1 \
1514 -C cluster0.NUM_CORES=4 \
1515 -C cluster1.NUM_CORES=4 \
1516 -C cache_state_modelled=1 \
1517 -C bp.secureflashloader.fname="<path-to>/<bl1-binary>" \
1518 -C bp.flashloader0.fname="<path-to>/<FIP-binary>" \
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01001519 --data cluster0.cpu0="<path-to>/<fdt>"@0x82000000 \
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001520 --data cluster0.cpu0="<path-to>/<kernel-binary>"@0x80080000 \
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01001521 --data cluster0.cpu0="<path-to>/<ramdisk>"@0x84000000
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001522
1523Running on the AEMv8 Base FVP (AArch32) with reset to BL1 entrypoint
1524~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
1525
1526The following ``FVP_Base_AEMv8A-AEMv8A`` parameters should be used to boot Linux
1527with 8 CPUs using the AArch32 build of ARM Trusted Firmware.
1528
1529::
1530
1531 <path-to>/FVP_Base_AEMv8A-AEMv8A \
1532 -C pctl.startup=0.0.0.0 \
1533 -C bp.secure_memory=1 \
1534 -C bp.tzc_400.diagnostics=1 \
1535 -C cluster0.NUM_CORES=4 \
1536 -C cluster1.NUM_CORES=4 \
1537 -C cache_state_modelled=1 \
1538 -C cluster0.cpu0.CONFIG64=0 \
1539 -C cluster0.cpu1.CONFIG64=0 \
1540 -C cluster0.cpu2.CONFIG64=0 \
1541 -C cluster0.cpu3.CONFIG64=0 \
1542 -C cluster1.cpu0.CONFIG64=0 \
1543 -C cluster1.cpu1.CONFIG64=0 \
1544 -C cluster1.cpu2.CONFIG64=0 \
1545 -C cluster1.cpu3.CONFIG64=0 \
1546 -C bp.secureflashloader.fname="<path-to>/<bl1-binary>" \
1547 -C bp.flashloader0.fname="<path-to>/<FIP-binary>" \
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01001548 --data cluster0.cpu0="<path-to>/<fdt>"@0x82000000 \
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001549 --data cluster0.cpu0="<path-to>/<kernel-binary>"@0x80080000 \
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01001550 --data cluster0.cpu0="<path-to>/<ramdisk>"@0x84000000
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001551
1552Running on the Cortex-A57-A53 Base FVP with reset to BL1 entrypoint
1553~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
1554
1555The following ``FVP_Base_Cortex-A57x4-A53x4`` model parameters should be used to
1556boot Linux with 8 CPUs using the AArch64 build of ARM Trusted Firmware.
1557
1558::
1559
1560 <path-to>/FVP_Base_Cortex-A57x4-A53x4 \
1561 -C pctl.startup=0.0.0.0 \
1562 -C bp.secure_memory=1 \
1563 -C bp.tzc_400.diagnostics=1 \
1564 -C cache_state_modelled=1 \
1565 -C bp.secureflashloader.fname="<path-to>/<bl1-binary>" \
1566 -C bp.flashloader0.fname="<path-to>/<FIP-binary>" \
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01001567 --data cluster0.cpu0="<path-to>/<fdt>"@0x82000000 \
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001568 --data cluster0.cpu0="<path-to>/<kernel-binary>"@0x80080000 \
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01001569 --data cluster0.cpu0="<path-to>/<ramdisk>"@0x84000000
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001570
1571Running on the Cortex-A32 Base FVP (AArch32) with reset to BL1 entrypoint
1572~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
1573
1574The following ``FVP_Base_Cortex-A32x4`` model parameters should be used to
1575boot Linux with 4 CPUs using the AArch32 build of ARM Trusted Firmware.
1576
1577::
1578
1579 <path-to>/FVP_Base_Cortex-A32x4 \
1580 -C pctl.startup=0.0.0.0 \
1581 -C bp.secure_memory=1 \
1582 -C bp.tzc_400.diagnostics=1 \
1583 -C cache_state_modelled=1 \
1584 -C bp.secureflashloader.fname="<path-to>/<bl1-binary>" \
1585 -C bp.flashloader0.fname="<path-to>/<FIP-binary>" \
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01001586 --data cluster0.cpu0="<path-to>/<fdt>"@0x82000000 \
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001587 --data cluster0.cpu0="<path-to>/<kernel-binary>"@0x80080000 \
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01001588 --data cluster0.cpu0="<path-to>/<ramdisk>"@0x84000000
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001589
1590Running on the AEMv8 Base FVP with reset to BL31 entrypoint
1591~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
1592
1593The following ``FVP_Base_AEMv8A-AEMv8A`` parameters should be used to boot Linux
1594with 8 CPUs using the AArch64 build of ARM Trusted Firmware.
1595
1596::
1597
1598 <path-to>/FVP_Base_AEMv8A-AEMv8A \
1599 -C pctl.startup=0.0.0.0 \
1600 -C bp.secure_memory=1 \
1601 -C bp.tzc_400.diagnostics=1 \
1602 -C cluster0.NUM_CORES=4 \
1603 -C cluster1.NUM_CORES=4 \
1604 -C cache_state_modelled=1 \
Qixiang Xua5f72812017-08-31 11:45:32 +08001605 -C cluster0.cpu0.RVBAR=0x04020000 \
1606 -C cluster0.cpu1.RVBAR=0x04020000 \
1607 -C cluster0.cpu2.RVBAR=0x04020000 \
1608 -C cluster0.cpu3.RVBAR=0x04020000 \
1609 -C cluster1.cpu0.RVBAR=0x04020000 \
1610 -C cluster1.cpu1.RVBAR=0x04020000 \
1611 -C cluster1.cpu2.RVBAR=0x04020000 \
1612 -C cluster1.cpu3.RVBAR=0x04020000 \
1613 --data cluster0.cpu0="<path-to>/<bl31-binary>"@0x04020000 \
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001614 --data cluster0.cpu0="<path-to>/<bl32-binary>"@0x04001000 \
1615 --data cluster0.cpu0="<path-to>/<bl33-binary>"@0x88000000 \
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01001616 --data cluster0.cpu0="<path-to>/<fdt>"@0x82000000 \
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001617 --data cluster0.cpu0="<path-to>/<kernel-binary>"@0x80080000 \
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01001618 --data cluster0.cpu0="<path-to>/<ramdisk>"@0x84000000
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001619
1620Notes:
1621
1622- Since a FIP is not loaded when using BL31 as reset entrypoint, the
1623 ``--data="<path-to><bl31|bl32|bl33-binary>"@<base-address-of-binary>``
1624 parameter is needed to load the individual bootloader images in memory.
1625 BL32 image is only needed if BL31 has been built to expect a Secure-EL1
1626 Payload.
1627
1628- The ``-C cluster<X>.cpu<Y>.RVBAR=@<base-address-of-bl31>`` parameter, where
1629 X and Y are the cluster and CPU numbers respectively, is used to set the
1630 reset vector for each core.
1631
1632- Changing the default value of ``ARM_TSP_RAM_LOCATION`` will also require
1633 changing the value of
1634 ``--data="<path-to><bl32-binary>"@<base-address-of-bl32>`` to the new value of
1635 ``BL32_BASE``.
1636
1637Running on the AEMv8 Base FVP (AArch32) with reset to SP\_MIN entrypoint
1638~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
1639
1640The following ``FVP_Base_AEMv8A-AEMv8A`` parameters should be used to boot Linux
1641with 8 CPUs using the AArch32 build of ARM Trusted Firmware.
1642
1643::
1644
1645 <path-to>/FVP_Base_AEMv8A-AEMv8A \
1646 -C pctl.startup=0.0.0.0 \
1647 -C bp.secure_memory=1 \
1648 -C bp.tzc_400.diagnostics=1 \
1649 -C cluster0.NUM_CORES=4 \
1650 -C cluster1.NUM_CORES=4 \
1651 -C cache_state_modelled=1 \
1652 -C cluster0.cpu0.CONFIG64=0 \
1653 -C cluster0.cpu1.CONFIG64=0 \
1654 -C cluster0.cpu2.CONFIG64=0 \
1655 -C cluster0.cpu3.CONFIG64=0 \
1656 -C cluster1.cpu0.CONFIG64=0 \
1657 -C cluster1.cpu1.CONFIG64=0 \
1658 -C cluster1.cpu2.CONFIG64=0 \
1659 -C cluster1.cpu3.CONFIG64=0 \
1660 -C cluster0.cpu0.RVBAR=0x04001000 \
1661 -C cluster0.cpu1.RVBAR=0x04001000 \
1662 -C cluster0.cpu2.RVBAR=0x04001000 \
1663 -C cluster0.cpu3.RVBAR=0x04001000 \
1664 -C cluster1.cpu0.RVBAR=0x04001000 \
1665 -C cluster1.cpu1.RVBAR=0x04001000 \
1666 -C cluster1.cpu2.RVBAR=0x04001000 \
1667 -C cluster1.cpu3.RVBAR=0x04001000 \
1668 --data cluster0.cpu0="<path-to>/<bl32-binary>"@0x04001000 \
1669 --data cluster0.cpu0="<path-to>/<bl33-binary>"@0x88000000 \
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01001670 --data cluster0.cpu0="<path-to>/<fdt>"@0x82000000 \
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001671 --data cluster0.cpu0="<path-to>/<kernel-binary>"@0x80080000 \
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01001672 --data cluster0.cpu0="<path-to>/<ramdisk>"@0x84000000
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001673
1674Note: The load address of ``<bl32-binary>`` depends on the value ``BL32_BASE``.
1675It should match the address programmed into the RVBAR register as well.
1676
1677Running on the Cortex-A57-A53 Base FVP with reset to BL31 entrypoint
1678~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
1679
1680The following ``FVP_Base_Cortex-A57x4-A53x4`` model parameters should be used to
1681boot Linux with 8 CPUs using the AArch64 build of ARM Trusted Firmware.
1682
1683::
1684
1685 <path-to>/FVP_Base_Cortex-A57x4-A53x4 \
1686 -C pctl.startup=0.0.0.0 \
1687 -C bp.secure_memory=1 \
1688 -C bp.tzc_400.diagnostics=1 \
1689 -C cache_state_modelled=1 \
Qixiang Xua5f72812017-08-31 11:45:32 +08001690 -C cluster0.cpu0.RVBARADDR=0x04020000 \
1691 -C cluster0.cpu1.RVBARADDR=0x04020000 \
1692 -C cluster0.cpu2.RVBARADDR=0x04020000 \
1693 -C cluster0.cpu3.RVBARADDR=0x04020000 \
1694 -C cluster1.cpu0.RVBARADDR=0x04020000 \
1695 -C cluster1.cpu1.RVBARADDR=0x04020000 \
1696 -C cluster1.cpu2.RVBARADDR=0x04020000 \
1697 -C cluster1.cpu3.RVBARADDR=0x04020000 \
1698 --data cluster0.cpu0="<path-to>/<bl31-binary>"@0x04020000 \
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001699 --data cluster0.cpu0="<path-to>/<bl32-binary>"@0x04001000 \
1700 --data cluster0.cpu0="<path-to>/<bl33-binary>"@0x88000000 \
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01001701 --data cluster0.cpu0="<path-to>/<fdt>"@0x82000000 \
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001702 --data cluster0.cpu0="<path-to>/<kernel-binary>"@0x80080000 \
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01001703 --data cluster0.cpu0="<path-to>/<ramdisk>"@0x84000000
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001704
1705Running on the Cortex-A32 Base FVP (AArch32) with reset to SP\_MIN entrypoint
1706~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
1707
1708The following ``FVP_Base_Cortex-A32x4`` model parameters should be used to
1709boot Linux with 4 CPUs using the AArch32 build of ARM Trusted Firmware.
1710
1711::
1712
1713 <path-to>/FVP_Base_Cortex-A32x4 \
1714 -C pctl.startup=0.0.0.0 \
1715 -C bp.secure_memory=1 \
1716 -C bp.tzc_400.diagnostics=1 \
1717 -C cache_state_modelled=1 \
1718 -C cluster0.cpu0.RVBARADDR=0x04001000 \
1719 -C cluster0.cpu1.RVBARADDR=0x04001000 \
1720 -C cluster0.cpu2.RVBARADDR=0x04001000 \
1721 -C cluster0.cpu3.RVBARADDR=0x04001000 \
1722 --data cluster0.cpu0="<path-to>/<bl32-binary>"@0x04001000 \
1723 --data cluster0.cpu0="<path-to>/<bl33-binary>"@0x88000000 \
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01001724 --data cluster0.cpu0="<path-to>/<fdt>"@0x82000000 \
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001725 --data cluster0.cpu0="<path-to>/<kernel-binary>"@0x80080000 \
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01001726 --data cluster0.cpu0="<path-to>/<ramdisk>"@0x84000000
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001727
1728Running the software on Juno
1729----------------------------
1730
David Cunadob2de0992017-06-29 12:01:33 +01001731This version of the ARM Trusted Firmware has been tested on variants r0, r1 and
1732r2 of Juno.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001733
1734To execute the software stack on Juno, the version of the Juno board recovery
1735image indicated in the `Linaro Release Notes`_ must be installed. If you have an
1736earlier version installed or are unsure which version is installed, please
1737re-install the recovery image by following the
1738`Instructions for using Linaro's deliverables on Juno`_.
1739
1740Preparing Trusted Firmware images
1741~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
1742
1743After building Trusted Firmware, the files ``bl1.bin`` and ``fip.bin`` need copying
1744to the ``SOFTWARE/`` directory of the Juno SD card.
1745
1746Other Juno software information
1747~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
1748
1749Please visit the `ARM Platforms Portal`_ to get support and obtain any other Juno
1750software information. Please also refer to the `Juno Getting Started Guide`_ to
1751get more detailed information about the Juno ARM development platform and how to
1752configure it.
1753
1754Testing SYSTEM SUSPEND on Juno
1755~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
1756
1757The SYSTEM SUSPEND is a PSCI API which can be used to implement system suspend
1758to RAM. For more details refer to section 5.16 of `PSCI`_. To test system suspend
1759on Juno, at the linux shell prompt, issue the following command:
1760
1761::
1762
1763 echo +10 > /sys/class/rtc/rtc0/wakealarm
1764 echo -n mem > /sys/power/state
1765
1766The Juno board should suspend to RAM and then wakeup after 10 seconds due to
1767wakeup interrupt from RTC.
1768
1769--------------
1770
1771*Copyright (c) 2013-2017, ARM Limited and Contributors. All rights reserved.*
1772
David Cunadob2de0992017-06-29 12:01:33 +01001773.. _Linaro: `Linaro Release Notes`_
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01001774.. _Linaro Release: `Linaro Release Notes`_
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001775.. _Linaro Release Notes: https://community.arm.com/tools/dev-platforms/b/documents/posts/linaro-release-notes-deprecated
David Cunadob2de0992017-06-29 12:01:33 +01001776.. _Linaro Release 17.04: https://community.arm.com/tools/dev-platforms/b/documents/posts/linaro-release-notes-deprecated#LinaroRelease17.04
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001777.. _Linaro instructions: https://community.arm.com/dev-platforms/b/documents/posts/instructions-for-using-the-linaro-software-deliverables
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01001778.. _Instructions for using Linaro's deliverables on Juno: https://community.arm.com/dev-platforms/b/documents/posts/using-linaros-deliverables-on-juno
1779.. _ARM Platforms Portal: https://community.arm.com/dev-platforms/
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001780.. _Development Studio 5 (DS-5): http://www.arm.com/products/tools/software-tools/ds-5/index.php
Antonio Nino Diazb5d68092017-05-23 11:49:22 +01001781.. _Dia: https://wiki.gnome.org/Apps/Dia/Download
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01001782.. _here: psci-lib-integration-guide.rst
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001783.. _Trusted Board Boot: trusted-board-boot.rst
1784.. _Secure-EL1 Payloads and Dispatchers: firmware-design.rst#user-content-secure-el1-payloads-and-dispatchers
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01001785.. _Firmware Update: firmware-update.rst
1786.. _Firmware Design: firmware-design.rst
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001787.. _mbed TLS Repository: https://github.com/ARMmbed/mbedtls.git
1788.. _mbed TLS Security Center: https://tls.mbed.org/security
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01001789.. _ARM's website: `FVP models`_
1790.. _FVP models: https://developer.arm.com/products/system-design/fixed-virtual-platforms
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001791.. _Juno Getting Started Guide: http://infocenter.arm.com/help/topic/com.arm.doc.dui0928e/DUI0928E_juno_arm_development_platform_gsg.pdf
David Cunadob2de0992017-06-29 12:01:33 +01001792.. _PSCI: http://infocenter.arm.com/help/topic/com.arm.doc.den0022d/Power_State_Coordination_Interface_PDD_v1_1_DEN0022D.pdf