blob: 9577269f7d1ba7fd31ec0f2f2b0fff69183d8b4b [file] [log] [blame]
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001ARM Trusted Firmware User Guide
2===============================
3
4
5.. section-numbering::
6 :suffix: .
7
8.. contents::
9
10This document describes how to build ARM Trusted Firmware (TF) and run it with a
11tested set of other software components using defined configurations on the Juno
12ARM development platform and ARM Fixed Virtual Platform (FVP) models. It is
13possible to use other software components, configurations and platforms but that
14is outside the scope of this document.
15
16This document assumes that the reader has previous experience running a fully
17bootable Linux software stack on Juno or FVP using the prebuilt binaries and
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +010018filesystems provided by `Linaro`_. Further information may be found in the
19`Linaro instructions`_. It also assumes that the user understands the role of
20the different software components required to boot a Linux system:
Douglas Raillardd7c21b72017-06-28 15:23:03 +010021
22- Specific firmware images required by the platform (e.g. SCP firmware on Juno)
23- Normal world bootloader (e.g. UEFI or U-Boot)
24- Device tree
25- Linux kernel image
26- Root filesystem
27
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +010028This document also assumes that the user is familiar with the `FVP models`_ and
Douglas Raillardd7c21b72017-06-28 15:23:03 +010029the different command line options available to launch the model.
30
31This document should be used in conjunction with the `Firmware Design`_.
32
33Host machine requirements
34-------------------------
35
36The minimum recommended machine specification for building the software and
37running the FVP models is a dual-core processor running at 2GHz with 12GB of
38RAM. For best performance, use a machine with a quad-core processor running at
392.6GHz with 16GB of RAM.
40
41The software has been tested on Ubuntu 14.04 LTS (64-bit). Packages used for
42building the software were installed from that distribution unless otherwise
43specified.
44
45The software has also been built on Windows 7 Enterprise SP1, using CMD.EXE,
David Cunadob2de0992017-06-29 12:01:33 +010046Cygwin, and Msys (MinGW) shells, using version 5.3.1 of the GNU toolchain.
Douglas Raillardd7c21b72017-06-28 15:23:03 +010047
48Tools
49-----
50
51Install the required packages to build Trusted Firmware with the following
52command:
53
54::
55
56 sudo apt-get install build-essential gcc make git libssl-dev
57
David Cunadob2de0992017-06-29 12:01:33 +010058ARM TF has been tested with `Linaro Release 17.04`_.
59
Douglas Raillardd7c21b72017-06-28 15:23:03 +010060Download and install the AArch32 or AArch64 little-endian GCC cross compiler.
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +010061The `Linaro Release Notes`_ documents which version of the compiler to use for a
62given Linaro Release. Also, these `Linaro instructions`_ provide further
63guidance and a script, which can be used to download Linaro deliverables
64automatically.
Douglas Raillardd7c21b72017-06-28 15:23:03 +010065
66Optionally, Trusted Firmware can be built using clang or ARM Compiler 6.
67See instructions below on how to switch the default compiler.
68
69In addition, the following optional packages and tools may be needed:
70
71- ``device-tree-compiler`` package if you need to rebuild the Flattened Device
72 Tree (FDT) source files (``.dts`` files) provided with this software.
73
74- For debugging, ARM `Development Studio 5 (DS-5)`_.
75
76Getting the Trusted Firmware source code
77----------------------------------------
78
79Download the Trusted Firmware source code from Github:
80
81::
82
83 git clone https://github.com/ARM-software/arm-trusted-firmware.git
84
85Building the Trusted Firmware
86-----------------------------
87
88- Before building Trusted Firmware, the environment variable ``CROSS_COMPILE``
89 must point to the Linaro cross compiler.
90
91 For AArch64:
92
93 ::
94
95 export CROSS_COMPILE=<path-to-aarch64-gcc>/bin/aarch64-linux-gnu-
96
97 For AArch32:
98
99 ::
100
101 export CROSS_COMPILE=<path-to-aarch32-gcc>/bin/arm-linux-gnueabihf-
102
103 It is possible to build Trusted Firmware using clang or ARM Compiler 6.
104 To do so ``CC`` needs to point to the clang or armclang binary. Only the
105 compiler is switched; the assembler and linker need to be provided by
106 the GNU toolchain, thus ``CROSS_COMPILE`` should be set as described above.
107
108 ARM Compiler 6 will be selected when the base name of the path assigned
109 to ``CC`` matches the string 'armclang'.
110
111 For AArch64 using ARM Compiler 6:
112
113 ::
114
115 export CROSS_COMPILE=<path-to-aarch64-gcc>/bin/aarch64-linux-gnu-
116 make CC=<path-to-armclang>/bin/armclang PLAT=<platform> all
117
118 Clang will be selected when the base name of the path assigned to ``CC``
119 contains the string 'clang'. This is to allow both clang and clang-X.Y
120 to work.
121
122 For AArch64 using clang:
123
124 ::
125
126 export CROSS_COMPILE=<path-to-aarch64-gcc>/bin/aarch64-linux-gnu-
127 make CC=<path-to-clang>/bin/clang PLAT=<platform> all
128
129- Change to the root directory of the Trusted Firmware source tree and build.
130
131 For AArch64:
132
133 ::
134
135 make PLAT=<platform> all
136
137 For AArch32:
138
139 ::
140
141 make PLAT=<platform> ARCH=aarch32 AARCH32_SP=sp_min all
142
143 Notes:
144
145 - If ``PLAT`` is not specified, ``fvp`` is assumed by default. See the
146 `Summary of build options`_ for more information on available build
147 options.
148
149 - (AArch32 only) Currently only ``PLAT=fvp`` is supported.
150
151 - (AArch32 only) ``AARCH32_SP`` is the AArch32 EL3 Runtime Software and it
152 corresponds to the BL32 image. A minimal ``AARCH32_SP``, sp\_min, is
153 provided by ARM Trusted Firmware to demonstrate how PSCI Library can
154 be integrated with an AArch32 EL3 Runtime Software. Some AArch32 EL3
155 Runtime Software may include other runtime services, for example
156 Trusted OS services. A guide to integrate PSCI library with AArch32
157 EL3 Runtime Software can be found `here`_.
158
159 - (AArch64 only) The TSP (Test Secure Payload), corresponding to the BL32
160 image, is not compiled in by default. Refer to the
161 `Building the Test Secure Payload`_ section below.
162
163 - By default this produces a release version of the build. To produce a
164 debug version instead, refer to the "Debugging options" section below.
165
166 - The build process creates products in a ``build`` directory tree, building
167 the objects and binaries for each boot loader stage in separate
168 sub-directories. The following boot loader binary files are created
169 from the corresponding ELF files:
170
171 - ``build/<platform>/<build-type>/bl1.bin``
172 - ``build/<platform>/<build-type>/bl2.bin``
173 - ``build/<platform>/<build-type>/bl31.bin`` (AArch64 only)
174 - ``build/<platform>/<build-type>/bl32.bin`` (mandatory for AArch32)
175
176 where ``<platform>`` is the name of the chosen platform and ``<build-type>``
177 is either ``debug`` or ``release``. The actual number of images might differ
178 depending on the platform.
179
180- Build products for a specific build variant can be removed using:
181
182 ::
183
184 make DEBUG=<D> PLAT=<platform> clean
185
186 ... where ``<D>`` is ``0`` or ``1``, as specified when building.
187
188 The build tree can be removed completely using:
189
190 ::
191
192 make realclean
193
194Summary of build options
195~~~~~~~~~~~~~~~~~~~~~~~~
196
197ARM Trusted Firmware build system supports the following build options. Unless
198mentioned otherwise, these options are expected to be specified at the build
199command line and are not to be modified in any component makefiles. Note that
200the build system doesn't track dependency for build options. Therefore, if any
201of the build options are changed from a previous build, a clean build must be
202performed.
203
204Common build options
205^^^^^^^^^^^^^^^^^^^^
206
207- ``AARCH32_SP`` : Choose the AArch32 Secure Payload component to be built as
208 as the BL32 image when ``ARCH=aarch32``. The value should be the path to the
209 directory containing the SP source, relative to the ``bl32/``; the directory
210 is expected to contain a makefile called ``<aarch32_sp-value>.mk``.
211
212- ``ARCH`` : Choose the target build architecture for ARM Trusted Firmware.
213 It can take either ``aarch64`` or ``aarch32`` as values. By default, it is
214 defined to ``aarch64``.
215
216- ``ARM_CCI_PRODUCT_ID``: Choice of ARM CCI product used by the platform. This
217 is used to determine the number of valid slave interfaces available in the
218 ARM CCI driver. Default is 400 (that is, CCI-400).
219
220- ``ARM_ARCH_MAJOR``: The major version of ARM Architecture to target when
221 compiling ARM Trusted Firmware. Its value must be numeric, and defaults to
222 8 . See also, *ARMv8 Architecture Extensions* in `Firmware Design`_.
223
224- ``ARM_ARCH_MINOR``: The minor version of ARM Architecture to target when
225 compiling ARM Trusted Firmware. Its value must be a numeric, and defaults
226 to 0. See also, *ARMv8 Architecture Extensions* in `Firmware Design`_.
227
228- ``ARM_GIC_ARCH``: Choice of ARM GIC architecture version used by the ARM
229 Legacy GIC driver for implementing the platform GIC API. This API is used
230 by the interrupt management framework. Default is 2 (that is, version 2.0).
231 This build option is deprecated.
232
233- ``ARM_PLAT_MT``: This flag determines whether the ARM platform layer has to
Jeenu Viswambharan528d21b2016-11-15 13:53:57 +0000234 cater for the multi-threading ``MT`` bit when accessing MPIDR. When this flag
235 is set, the functions which deal with MPIDR assume that the ``MT`` bit in
236 MPIDR is set and access the bit-fields in MPIDR accordingly. Default value of
237 this flag is 0. Note that this option is not used on FVP platforms.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100238
239- ``BL2``: This is an optional build option which specifies the path to BL2
240 image for the ``fip`` target. In this case, the BL2 in the ARM Trusted
241 Firmware will not be built.
242
243- ``BL2U``: This is an optional build option which specifies the path to
244 BL2U image. In this case, the BL2U in the ARM Trusted Firmware will not
245 be built.
246
247- ``BL31``: This is an optional build option which specifies the path to
248 BL31 image for the ``fip`` target. In this case, the BL31 in the ARM
249 Trusted Firmware will not be built.
250
251- ``BL31_KEY``: This option is used when ``GENERATE_COT=1``. It specifies the
252 file that contains the BL31 private key in PEM format. If ``SAVE_KEYS=1``,
253 this file name will be used to save the key.
254
255- ``BL32``: This is an optional build option which specifies the path to
256 BL32 image for the ``fip`` target. In this case, the BL32 in the ARM
257 Trusted Firmware will not be built.
258
259- ``BL32_KEY``: This option is used when ``GENERATE_COT=1``. It specifies the
260 file that contains the BL32 private key in PEM format. If ``SAVE_KEYS=1``,
261 this file name will be used to save the key.
262
263- ``BL33``: Path to BL33 image in the host file system. This is mandatory for
264 ``fip`` target in case the BL2 from ARM Trusted Firmware is used.
265
266- ``BL33_KEY``: This option is used when ``GENERATE_COT=1``. It specifies the
267 file that contains the BL33 private key in PEM format. If ``SAVE_KEYS=1``,
268 this file name will be used to save the key.
269
270- ``BUILD_MESSAGE_TIMESTAMP``: String used to identify the time and date of the
271 compilation of each build. It must be set to a C string (including quotes
272 where applicable). Defaults to a string that contains the time and date of
273 the compilation.
274
275- ``BUILD_STRING``: Input string for VERSION\_STRING, which allows the TF build
276 to be uniquely identified. Defaults to the current git commit id.
277
278- ``CFLAGS``: Extra user options appended on the compiler's command line in
279 addition to the options set by the build system.
280
281- ``COLD_BOOT_SINGLE_CPU``: This option indicates whether the platform may
282 release several CPUs out of reset. It can take either 0 (several CPUs may be
283 brought up) or 1 (only one CPU will ever be brought up during cold reset).
284 Default is 0. If the platform always brings up a single CPU, there is no
285 need to distinguish between primary and secondary CPUs and the boot path can
286 be optimised. The ``plat_is_my_cpu_primary()`` and
287 ``plat_secondary_cold_boot_setup()`` platform porting interfaces do not need
288 to be implemented in this case.
289
290- ``CRASH_REPORTING``: A non-zero value enables a console dump of processor
291 register state when an unexpected exception occurs during execution of
292 BL31. This option defaults to the value of ``DEBUG`` - i.e. by default
293 this is only enabled for a debug build of the firmware.
294
295- ``CREATE_KEYS``: This option is used when ``GENERATE_COT=1``. It tells the
296 certificate generation tool to create new keys in case no valid keys are
297 present or specified. Allowed options are '0' or '1'. Default is '1'.
298
299- ``CTX_INCLUDE_AARCH32_REGS`` : Boolean option that, when set to 1, will cause
300 the AArch32 system registers to be included when saving and restoring the
301 CPU context. The option must be set to 0 for AArch64-only platforms (that
302 is on hardware that does not implement AArch32, or at least not at EL1 and
303 higher ELs). Default value is 1.
304
305- ``CTX_INCLUDE_FPREGS``: Boolean option that, when set to 1, will cause the FP
306 registers to be included when saving and restoring the CPU context. Default
307 is 0.
308
309- ``DEBUG``: Chooses between a debug and release build. It can take either 0
310 (release) or 1 (debug) as values. 0 is the default.
311
312- ``EL3_PAYLOAD_BASE``: This option enables booting an EL3 payload instead of
313 the normal boot flow. It must specify the entry point address of the EL3
314 payload. Please refer to the "Booting an EL3 payload" section for more
315 details.
316
317- ``ENABLE_ASSERTIONS``: This option controls whether or not calls to ``assert()``
318 are compiled out. For debug builds, this option defaults to 1, and calls to
319 ``assert()`` are left in place. For release builds, this option defaults to 0
320 and calls to ``assert()`` function are compiled out. This option can be set
321 independently of ``DEBUG``. It can also be used to hide any auxiliary code
322 that is only required for the assertion and does not fit in the assertion
323 itself.
324
325- ``ENABLE_PMF``: Boolean option to enable support for optional Performance
326 Measurement Framework(PMF). Default is 0.
327
328- ``ENABLE_PSCI_STAT``: Boolean option to enable support for optional PSCI
329 functions ``PSCI_STAT_RESIDENCY`` and ``PSCI_STAT_COUNT``. Default is 0.
330 In the absence of an alternate stat collection backend, ``ENABLE_PMF`` must
331 be enabled. If ``ENABLE_PMF`` is set, the residency statistics are tracked in
332 software.
333
334- ``ENABLE_RUNTIME_INSTRUMENTATION``: Boolean option to enable runtime
335 instrumentation which injects timestamp collection points into
336 Trusted Firmware to allow runtime performance to be measured.
337 Currently, only PSCI is instrumented. Enabling this option enables
338 the ``ENABLE_PMF`` build option as well. Default is 0.
339
Jeenu Viswambharand73dcf32017-07-19 13:52:12 +0100340- ``ENABLE_SPE_FOR_LOWER_ELS`` : Boolean option to enable Statistical Profiling
341 extensions. This is an optional architectural feature available only for
342 AArch64 8.2 onwards. This option defaults to 1 but is automatically
343 disabled when the target architecture is AArch32 or AArch64 8.0/8.1.
344
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100345- ``ENABLE_STACK_PROTECTOR``: String option to enable the stack protection
346 checks in GCC. Allowed values are "all", "strong" and "0" (default).
347 "strong" is the recommended stack protection level if this feature is
348 desired. 0 disables the stack protection. For all values other than 0, the
349 ``plat_get_stack_protector_canary()`` platform hook needs to be implemented.
350 The value is passed as the last component of the option
351 ``-fstack-protector-$ENABLE_STACK_PROTECTOR``.
352
353- ``ERROR_DEPRECATED``: This option decides whether to treat the usage of
354 deprecated platform APIs, helper functions or drivers within Trusted
355 Firmware as error. It can take the value 1 (flag the use of deprecated
356 APIs as error) or 0. The default is 0.
357
358- ``FIP_NAME``: This is an optional build option which specifies the FIP
359 filename for the ``fip`` target. Default is ``fip.bin``.
360
361- ``FWU_FIP_NAME``: This is an optional build option which specifies the FWU
362 FIP filename for the ``fwu_fip`` target. Default is ``fwu_fip.bin``.
363
364- ``GENERATE_COT``: Boolean flag used to build and execute the ``cert_create``
365 tool to create certificates as per the Chain of Trust described in
366 `Trusted Board Boot`_. The build system then calls ``fiptool`` to
367 include the certificates in the FIP and FWU\_FIP. Default value is '0'.
368
369 Specify both ``TRUSTED_BOARD_BOOT=1`` and ``GENERATE_COT=1`` to include support
370 for the Trusted Board Boot feature in the BL1 and BL2 images, to generate
371 the corresponding certificates, and to include those certificates in the
372 FIP and FWU\_FIP.
373
374 Note that if ``TRUSTED_BOARD_BOOT=0`` and ``GENERATE_COT=1``, the BL1 and BL2
375 images will not include support for Trusted Board Boot. The FIP will still
376 include the corresponding certificates. This FIP can be used to verify the
377 Chain of Trust on the host machine through other mechanisms.
378
379 Note that if ``TRUSTED_BOARD_BOOT=1`` and ``GENERATE_COT=0``, the BL1 and BL2
380 images will include support for Trusted Board Boot, but the FIP and FWU\_FIP
381 will not include the corresponding certificates, causing a boot failure.
382
383- ``HANDLE_EA_EL3_FIRST``: When defined External Aborts and SError Interrupts
384 will be always trapped in EL3 i.e. in BL31 at runtime.
385
386- ``HW_ASSISTED_COHERENCY``: On most ARM systems to-date, platform-specific
387 software operations are required for CPUs to enter and exit coherency.
388 However, there exists newer systems where CPUs' entry to and exit from
389 coherency is managed in hardware. Such systems require software to only
390 initiate the operations, and the rest is managed in hardware, minimizing
391 active software management. In such systems, this boolean option enables ARM
392 Trusted Firmware to carry out build and run-time optimizations during boot
393 and power management operations. This option defaults to 0 and if it is
394 enabled, then it implies ``WARMBOOT_ENABLE_DCACHE_EARLY`` is also enabled.
395
396- ``JUNO_AARCH32_EL3_RUNTIME``: This build flag enables you to execute EL3
397 runtime software in AArch32 mode, which is required to run AArch32 on Juno.
398 By default this flag is set to '0'. Enabling this flag builds BL1 and BL2 in
399 AArch64 and facilitates the loading of ``SP_MIN`` and BL33 as AArch32 executable
400 images.
401
402- ``LDFLAGS``: Extra user options appended to the linkers' command line in
403 addition to the one set by the build system.
404
405- ``LOAD_IMAGE_V2``: Boolean option to enable support for new version (v2) of
406 image loading, which provides more flexibility and scalability around what
407 images are loaded and executed during boot. Default is 0.
408 Note: ``TRUSTED_BOARD_BOOT`` is currently only supported for AArch64 when
409 ``LOAD_IMAGE_V2`` is enabled.
410
411- ``LOG_LEVEL``: Chooses the log level, which controls the amount of console log
412 output compiled into the build. This should be one of the following:
413
414 ::
415
416 0 (LOG_LEVEL_NONE)
417 10 (LOG_LEVEL_NOTICE)
418 20 (LOG_LEVEL_ERROR)
419 30 (LOG_LEVEL_WARNING)
420 40 (LOG_LEVEL_INFO)
421 50 (LOG_LEVEL_VERBOSE)
422
423 All log output up to and including the log level is compiled into the build.
424 The default value is 40 in debug builds and 20 in release builds.
425
426- ``NON_TRUSTED_WORLD_KEY``: This option is used when ``GENERATE_COT=1``. It
427 specifies the file that contains the Non-Trusted World private key in PEM
428 format. If ``SAVE_KEYS=1``, this file name will be used to save the key.
429
430- ``NS_BL2U``: Path to NS\_BL2U image in the host file system. This image is
431 optional. It is only needed if the platform makefile specifies that it
432 is required in order to build the ``fwu_fip`` target.
433
434- ``NS_TIMER_SWITCH``: Enable save and restore for non-secure timer register
435 contents upon world switch. It can take either 0 (don't save and restore) or
436 1 (do save and restore). 0 is the default. An SPD may set this to 1 if it
437 wants the timer registers to be saved and restored.
438
439- ``PL011_GENERIC_UART``: Boolean option to indicate the PL011 driver that
440 the underlying hardware is not a full PL011 UART but a minimally compliant
441 generic UART, which is a subset of the PL011. The driver will not access
442 any register that is not part of the SBSA generic UART specification.
443 Default value is 0 (a full PL011 compliant UART is present).
444
445- ``PLAT``: Choose a platform to build ARM Trusted Firmware for. The chosen
446 platform name must be subdirectory of any depth under ``plat/``, and must
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +0100447 contain a platform makefile named ``platform.mk``. For example to build ARM
448 Trusted Firmware for ARM Juno board select PLAT=juno.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100449
450- ``PRELOADED_BL33_BASE``: This option enables booting a preloaded BL33 image
451 instead of the normal boot flow. When defined, it must specify the entry
452 point address for the preloaded BL33 image. This option is incompatible with
453 ``EL3_PAYLOAD_BASE``. If both are defined, ``EL3_PAYLOAD_BASE`` has priority
454 over ``PRELOADED_BL33_BASE``.
455
456- ``PROGRAMMABLE_RESET_ADDRESS``: This option indicates whether the reset
457 vector address can be programmed or is fixed on the platform. It can take
458 either 0 (fixed) or 1 (programmable). Default is 0. If the platform has a
459 programmable reset address, it is expected that a CPU will start executing
460 code directly at the right address, both on a cold and warm reset. In this
461 case, there is no need to identify the entrypoint on boot and the boot path
462 can be optimised. The ``plat_get_my_entrypoint()`` platform porting interface
463 does not need to be implemented in this case.
464
465- ``PSCI_EXTENDED_STATE_ID``: As per PSCI1.0 Specification, there are 2 formats
466 possible for the PSCI power-state parameter viz original and extended
467 State-ID formats. This flag if set to 1, configures the generic PSCI layer
468 to use the extended format. The default value of this flag is 0, which
469 means by default the original power-state format is used by the PSCI
470 implementation. This flag should be specified by the platform makefile
471 and it governs the return value of PSCI\_FEATURES API for CPU\_SUSPEND
472 smc function id. When this option is enabled on ARM platforms, the
473 option ``ARM_RECOM_STATE_ID_ENC`` needs to be set to 1 as well.
474
475- ``RESET_TO_BL31``: Enable BL31 entrypoint as the CPU reset vector instead
476 of the BL1 entrypoint. It can take the value 0 (CPU reset to BL1
477 entrypoint) or 1 (CPU reset to BL31 entrypoint).
478 The default value is 0.
479
480- ``RESET_TO_SP_MIN``: SP\_MIN is the minimal AArch32 Secure Payload provided in
481 ARM Trusted Firmware. This flag configures SP\_MIN entrypoint as the CPU
482 reset vector instead of the BL1 entrypoint. It can take the value 0 (CPU
483 reset to BL1 entrypoint) or 1 (CPU reset to SP\_MIN entrypoint). The default
484 value is 0.
485
486- ``ROT_KEY``: This option is used when ``GENERATE_COT=1``. It specifies the
487 file that contains the ROT private key in PEM format. If ``SAVE_KEYS=1``, this
488 file name will be used to save the key.
489
490- ``SAVE_KEYS``: This option is used when ``GENERATE_COT=1``. It tells the
491 certificate generation tool to save the keys used to establish the Chain of
492 Trust. Allowed options are '0' or '1'. Default is '0' (do not save).
493
494- ``SCP_BL2``: Path to SCP\_BL2 image in the host file system. This image is optional.
495 If a SCP\_BL2 image is present then this option must be passed for the ``fip``
496 target.
497
498- ``SCP_BL2_KEY``: This option is used when ``GENERATE_COT=1``. It specifies the
499 file that contains the SCP\_BL2 private key in PEM format. If ``SAVE_KEYS=1``,
500 this file name will be used to save the key.
501
502- ``SCP_BL2U``: Path to SCP\_BL2U image in the host file system. This image is
503 optional. It is only needed if the platform makefile specifies that it
504 is required in order to build the ``fwu_fip`` target.
505
506- ``SEPARATE_CODE_AND_RODATA``: Whether code and read-only data should be
507 isolated on separate memory pages. This is a trade-off between security and
508 memory usage. See "Isolating code and read-only data on separate memory
509 pages" section in `Firmware Design`_. This flag is disabled by default and
510 affects all BL images.
511
512- ``SPD``: Choose a Secure Payload Dispatcher component to be built into the
513 Trusted Firmware. This build option is only valid if ``ARCH=aarch64``. The
514 value should be the path to the directory containing the SPD source,
515 relative to ``services/spd/``; the directory is expected to
516 contain a makefile called ``<spd-value>.mk``.
517
518- ``SPIN_ON_BL1_EXIT``: This option introduces an infinite loop in BL1. It can
519 take either 0 (no loop) or 1 (add a loop). 0 is the default. This loop stops
520 execution in BL1 just before handing over to BL31. At this point, all
521 firmware images have been loaded in memory, and the MMU and caches are
522 turned off. Refer to the "Debugging options" section for more details.
523
524- ``TRUSTED_BOARD_BOOT``: Boolean flag to include support for the Trusted Board
525 Boot feature. When set to '1', BL1 and BL2 images include support to load
526 and verify the certificates and images in a FIP, and BL1 includes support
527 for the Firmware Update. The default value is '0'. Generation and inclusion
528 of certificates in the FIP and FWU\_FIP depends upon the value of the
529 ``GENERATE_COT`` option.
530
531 Note: This option depends on ``CREATE_KEYS`` to be enabled. If the keys
532 already exist in disk, they will be overwritten without further notice.
533
534- ``TRUSTED_WORLD_KEY``: This option is used when ``GENERATE_COT=1``. It
535 specifies the file that contains the Trusted World private key in PEM
536 format. If ``SAVE_KEYS=1``, this file name will be used to save the key.
537
538- ``TSP_INIT_ASYNC``: Choose BL32 initialization method as asynchronous or
539 synchronous, (see "Initializing a BL32 Image" section in
540 `Firmware Design`_). It can take the value 0 (BL32 is initialized using
541 synchronous method) or 1 (BL32 is initialized using asynchronous method).
542 Default is 0.
543
544- ``TSP_NS_INTR_ASYNC_PREEMPT``: A non zero value enables the interrupt
545 routing model which routes non-secure interrupts asynchronously from TSP
546 to EL3 causing immediate preemption of TSP. The EL3 is responsible
547 for saving and restoring the TSP context in this routing model. The
548 default routing model (when the value is 0) is to route non-secure
549 interrupts to TSP allowing it to save its context and hand over
550 synchronously to EL3 via an SMC.
551
552- ``USE_COHERENT_MEM``: This flag determines whether to include the coherent
553 memory region in the BL memory map or not (see "Use of Coherent memory in
554 Trusted Firmware" section in `Firmware Design`_). It can take the value 1
555 (Coherent memory region is included) or 0 (Coherent memory region is
556 excluded). Default is 1.
557
558- ``V``: Verbose build. If assigned anything other than 0, the build commands
559 are printed. Default is 0.
560
561- ``VERSION_STRING``: String used in the log output for each TF image. Defaults
562 to a string formed by concatenating the version number, build type and build
563 string.
564
565- ``WARMBOOT_ENABLE_DCACHE_EARLY`` : Boolean option to enable D-cache early on
566 the CPU after warm boot. This is applicable for platforms which do not
567 require interconnect programming to enable cache coherency (eg: single
568 cluster platforms). If this option is enabled, then warm boot path
569 enables D-caches immediately after enabling MMU. This option defaults to 0.
570
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100571ARM development platform specific build options
572^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^
573
574- ``ARM_BL31_IN_DRAM``: Boolean option to select loading of BL31 in TZC secured
575 DRAM. By default, BL31 is in the secure SRAM. Set this flag to 1 to load
576 BL31 in TZC secured DRAM. If TSP is present, then setting this option also
577 sets the TSP location to DRAM and ignores the ``ARM_TSP_RAM_LOCATION`` build
578 flag.
579
580- ``ARM_BOARD_OPTIMISE_MEM``: Boolean option to enable or disable optimisation
581 of the memory reserved for each image. This affects the maximum size of each
582 BL image as well as the number of allocated memory regions and translation
583 tables. By default this flag is 0, which means it uses the default
584 unoptimised values for these macros. ARM development platforms that wish to
585 optimise memory usage need to set this flag to 1 and must override the
586 related macros.
587
588- ``ARM_CONFIG_CNTACR``: boolean option to unlock access to the ``CNTBase<N>``
589 frame registers by setting the ``CNTCTLBase.CNTACR<N>`` register bits. The
590 frame number ``<N>`` is defined by ``PLAT_ARM_NSTIMER_FRAME_ID``, which should
591 match the frame used by the Non-Secure image (normally the Linux kernel).
592 Default is true (access to the frame is allowed).
593
594- ``ARM_DISABLE_TRUSTED_WDOG``: boolean option to disable the Trusted Watchdog.
595 By default, ARM platforms use a watchdog to trigger a system reset in case
596 an error is encountered during the boot process (for example, when an image
597 could not be loaded or authenticated). The watchdog is enabled in the early
598 platform setup hook at BL1 and disabled in the BL1 prepare exit hook. The
599 Trusted Watchdog may be disabled at build time for testing or development
600 purposes.
601
602- ``ARM_RECOM_STATE_ID_ENC``: The PSCI1.0 specification recommends an encoding
603 for the construction of composite state-ID in the power-state parameter.
604 The existing PSCI clients currently do not support this encoding of
605 State-ID yet. Hence this flag is used to configure whether to use the
606 recommended State-ID encoding or not. The default value of this flag is 0,
607 in which case the platform is configured to expect NULL in the State-ID
608 field of power-state parameter.
609
610- ``ARM_ROTPK_LOCATION``: used when ``TRUSTED_BOARD_BOOT=1``. It specifies the
611 location of the ROTPK hash returned by the function ``plat_get_rotpk_info()``
612 for ARM platforms. Depending on the selected option, the proper private key
613 must be specified using the ``ROT_KEY`` option when building the Trusted
614 Firmware. This private key will be used by the certificate generation tool
615 to sign the BL2 and Trusted Key certificates. Available options for
616 ``ARM_ROTPK_LOCATION`` are:
617
618 - ``regs`` : return the ROTPK hash stored in the Trusted root-key storage
619 registers. The private key corresponding to this ROTPK hash is not
620 currently available.
621 - ``devel_rsa`` : return a development public key hash embedded in the BL1
622 and BL2 binaries. This hash has been obtained from the RSA public key
623 ``arm_rotpk_rsa.der``, located in ``plat/arm/board/common/rotpk``. To use
624 this option, ``arm_rotprivk_rsa.pem`` must be specified as ``ROT_KEY`` when
625 creating the certificates.
626
627- ``ARM_TSP_RAM_LOCATION``: location of the TSP binary. Options:
628
629 - ``tsram`` : Trusted SRAM (default option)
630 - ``tdram`` : Trusted DRAM (if available)
631 - ``dram`` : Secure region in DRAM (configured by the TrustZone controller)
632
633- ``ARM_XLAT_TABLES_LIB_V1``: boolean option to compile the Trusted Firmware
634 with version 1 of the translation tables library instead of version 2. It is
635 set to 0 by default, which selects version 2.
636
637- ``ARM_CRYPTOCELL_INTEG`` : bool option to enable Trusted Firmware to invoke
638 ARM® TrustZone® CryptoCell functionality for Trusted Board Boot on capable
639 ARM platforms. If this option is specified, then the path to the CryptoCell
640 SBROM library must be specified via ``CCSBROM_LIB_PATH`` flag.
641
642For a better understanding of these options, the ARM development platform memory
643map is explained in the `Firmware Design`_.
644
645ARM CSS platform specific build options
646^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^
647
648- ``CSS_DETECT_PRE_1_7_0_SCP``: Boolean flag to detect SCP version
649 incompatibility. Version 1.7.0 of the SCP firmware made a non-backwards
650 compatible change to the MTL protocol, used for AP/SCP communication.
651 Trusted Firmware no longer supports earlier SCP versions. If this option is
652 set to 1 then Trusted Firmware will detect if an earlier version is in use.
653 Default is 1.
654
655- ``CSS_LOAD_SCP_IMAGES``: Boolean flag, which when set, adds SCP\_BL2 and
656 SCP\_BL2U to the FIP and FWU\_FIP respectively, and enables them to be loaded
657 during boot. Default is 1.
658
659- ``CSS_USE_SCMI_DRIVER``: Boolean flag which selects SCMI driver instead of
660 SCPI driver for communicating with the SCP during power management operations.
661 If this option is set to 1, then SCMI driver will be used. Default is 0.
662
663ARM FVP platform specific build options
664^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^
665
666- ``FVP_CLUSTER_COUNT`` : Configures the cluster count to be used to
667 build the topology tree within Trusted Firmware. By default the
668 Trusted Firmware is configured for dual cluster topology and this option
669 can be used to override the default value.
670
671- ``FVP_INTERCONNECT_DRIVER``: Selects the interconnect driver to be built. The
672 default interconnect driver depends on the value of ``FVP_CLUSTER_COUNT`` as
673 explained in the options below:
674
675 - ``FVP_CCI`` : The CCI driver is selected. This is the default
676 if 0 < ``FVP_CLUSTER_COUNT`` <= 2.
677 - ``FVP_CCN`` : The CCN driver is selected. This is the default
678 if ``FVP_CLUSTER_COUNT`` > 2.
679
Jeenu Viswambharan528d21b2016-11-15 13:53:57 +0000680- ``FVP_MAX_PE_PER_CPU``: Sets the maximum number of PEs implemented on any CPU
681 in the system. This option defaults to 1. Note that the build option
682 ``ARM_PLAT_MT`` doesn't have any effect on FVP platforms.
683
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100684- ``FVP_USE_GIC_DRIVER`` : Selects the GIC driver to be built. Options:
685
686 - ``FVP_GIC600`` : The GIC600 implementation of GICv3 is selected
687 - ``FVP_GICV2`` : The GICv2 only driver is selected
688 - ``FVP_GICV3`` : The GICv3 only driver is selected (default option)
689 - ``FVP_GICV3_LEGACY``: The Legacy GICv3 driver is selected (deprecated)
690 Note: If Trusted Firmware is compiled with this option on FVPs with
691 GICv3 hardware, then it configures the hardware to run in GICv2
692 emulation mode
693
694- ``FVP_USE_SP804_TIMER`` : Use the SP804 timer instead of the Generic Timer
695 for functions that wait for an arbitrary time length (udelay and mdelay).
696 The default value is 0.
697
698Debugging options
699~~~~~~~~~~~~~~~~~
700
701To compile a debug version and make the build more verbose use
702
703::
704
705 make PLAT=<platform> DEBUG=1 V=1 all
706
707AArch64 GCC uses DWARF version 4 debugging symbols by default. Some tools (for
708example DS-5) might not support this and may need an older version of DWARF
709symbols to be emitted by GCC. This can be achieved by using the
710``-gdwarf-<version>`` flag, with the version being set to 2 or 3. Setting the
711version to 2 is recommended for DS-5 versions older than 5.16.
712
713When debugging logic problems it might also be useful to disable all compiler
714optimizations by using ``-O0``.
715
716NOTE: Using ``-O0`` could cause output images to be larger and base addresses
717might need to be recalculated (see the **Memory layout on ARM development
718platforms** section in the `Firmware Design`_).
719
720Extra debug options can be passed to the build system by setting ``CFLAGS`` or
721``LDFLAGS``:
722
723.. code:: makefile
724
725 CFLAGS='-O0 -gdwarf-2' \
726 make PLAT=<platform> DEBUG=1 V=1 all
727
728Note that using ``-Wl,`` style compilation driver options in ``CFLAGS`` will be
729ignored as the linker is called directly.
730
731It is also possible to introduce an infinite loop to help in debugging the
732post-BL2 phase of the Trusted Firmware. This can be done by rebuilding BL1 with
Douglas Raillard30d7b362017-06-28 16:14:55 +0100733the ``SPIN_ON_BL1_EXIT=1`` build flag. Refer to the `Summary of build options`_
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100734section. In this case, the developer may take control of the target using a
735debugger when indicated by the console output. When using DS-5, the following
736commands can be used:
737
738::
739
740 # Stop target execution
741 interrupt
742
743 #
744 # Prepare your debugging environment, e.g. set breakpoints
745 #
746
747 # Jump over the debug loop
748 set var $AARCH64::$Core::$PC = $AARCH64::$Core::$PC + 4
749
750 # Resume execution
751 continue
752
753Building the Test Secure Payload
754~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
755
756The TSP is coupled with a companion runtime service in the BL31 firmware,
757called the TSPD. Therefore, if you intend to use the TSP, the BL31 image
758must be recompiled as well. For more information on SPs and SPDs, see the
759`Secure-EL1 Payloads and Dispatchers`_ section in the `Firmware Design`_.
760
761First clean the Trusted Firmware build directory to get rid of any previous
762BL31 binary. Then to build the TSP image use:
763
764::
765
766 make PLAT=<platform> SPD=tspd all
767
768An additional boot loader binary file is created in the ``build`` directory:
769
770::
771
772 build/<platform>/<build-type>/bl32.bin
773
774Checking source code style
775~~~~~~~~~~~~~~~~~~~~~~~~~~
776
777When making changes to the source for submission to the project, the source
778must be in compliance with the Linux style guide, and to assist with this check
779the project Makefile contains two targets, which both utilise the
780``checkpatch.pl`` script that ships with the Linux source tree.
781
782To check the entire source tree, you must first download a copy of
783``checkpatch.pl`` (or the full Linux source), set the ``CHECKPATCH`` environment
784variable to point to the script and build the target checkcodebase:
785
786::
787
788 make CHECKPATCH=<path-to-linux>/linux/scripts/checkpatch.pl checkcodebase
789
790To just check the style on the files that differ between your local branch and
791the remote master, use:
792
793::
794
795 make CHECKPATCH=<path-to-linux>/linux/scripts/checkpatch.pl checkpatch
796
797If you wish to check your patch against something other than the remote master,
798set the ``BASE_COMMIT`` variable to your desired branch. By default, ``BASE_COMMIT``
799is set to ``origin/master``.
800
801Building and using the FIP tool
802~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
803
804Firmware Image Package (FIP) is a packaging format used by the Trusted Firmware
805project to package firmware images in a single binary. The number and type of
806images that should be packed in a FIP is platform specific and may include TF
807images and other firmware images required by the platform. For example, most
808platforms require a BL33 image which corresponds to the normal world bootloader
809(e.g. UEFI or U-Boot).
810
811The TF build system provides the make target ``fip`` to create a FIP file for the
812specified platform using the FIP creation tool included in the TF project.
813Examples below show how to build a FIP file for FVP, packaging TF images and a
814BL33 image.
815
816For AArch64:
817
818::
819
820 make PLAT=fvp BL33=<path/to/bl33.bin> fip
821
822For AArch32:
823
824::
825
826 make PLAT=fvp ARCH=aarch32 AARCH32_SP=sp_min BL33=<path/to/bl33.bin> fip
827
828Note that AArch32 support for Normal world boot loader (BL33), like U-boot or
829UEFI, on FVP is not available upstream. Hence custom solutions are required to
830allow Linux boot on FVP. These instructions assume such a custom boot loader
831(BL33) is available.
832
833The resulting FIP may be found in:
834
835::
836
837 build/fvp/<build-type>/fip.bin
838
839For advanced operations on FIP files, it is also possible to independently build
840the tool and create or modify FIPs using this tool. To do this, follow these
841steps:
842
843It is recommended to remove old artifacts before building the tool:
844
845::
846
847 make -C tools/fiptool clean
848
849Build the tool:
850
851::
852
853 make [DEBUG=1] [V=1] fiptool
854
855The tool binary can be located in:
856
857::
858
859 ./tools/fiptool/fiptool
860
861Invoking the tool with ``--help`` will print a help message with all available
862options.
863
864Example 1: create a new Firmware package ``fip.bin`` that contains BL2 and BL31:
865
866::
867
868 ./tools/fiptool/fiptool create \
869 --tb-fw build/<platform>/<build-type>/bl2.bin \
870 --soc-fw build/<platform>/<build-type>/bl31.bin \
871 fip.bin
872
873Example 2: view the contents of an existing Firmware package:
874
875::
876
877 ./tools/fiptool/fiptool info <path-to>/fip.bin
878
879Example 3: update the entries of an existing Firmware package:
880
881::
882
883 # Change the BL2 from Debug to Release version
884 ./tools/fiptool/fiptool update \
885 --tb-fw build/<platform>/release/bl2.bin \
886 build/<platform>/debug/fip.bin
887
888Example 4: unpack all entries from an existing Firmware package:
889
890::
891
892 # Images will be unpacked to the working directory
893 ./tools/fiptool/fiptool unpack <path-to>/fip.bin
894
895Example 5: remove an entry from an existing Firmware package:
896
897::
898
899 ./tools/fiptool/fiptool remove \
900 --tb-fw build/<platform>/debug/fip.bin
901
902Note that if the destination FIP file exists, the create, update and
903remove operations will automatically overwrite it.
904
905The unpack operation will fail if the images already exist at the
906destination. In that case, use -f or --force to continue.
907
908More information about FIP can be found in the `Firmware Design`_ document.
909
910Migrating from fip\_create to fiptool
911^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^
912
913The previous version of fiptool was called fip\_create. A compatibility script
914that emulates the basic functionality of the previous fip\_create is provided.
915However, users are strongly encouraged to migrate to fiptool.
916
917- To create a new FIP file, replace "fip\_create" with "fiptool create".
918- To update a FIP file, replace "fip\_create" with "fiptool update".
919- To dump the contents of a FIP file, replace "fip\_create --dump"
920 with "fiptool info".
921
922Building FIP images with support for Trusted Board Boot
923~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
924
925Trusted Board Boot primarily consists of the following two features:
926
927- Image Authentication, described in `Trusted Board Boot`_, and
928- Firmware Update, described in `Firmware Update`_
929
930The following steps should be followed to build FIP and (optionally) FWU\_FIP
931images with support for these features:
932
933#. Fulfill the dependencies of the ``mbedtls`` cryptographic and image parser
934 modules by checking out a recent version of the `mbed TLS Repository`_. It
935 is important to use a version that is compatible with TF and fixes any
936 known security vulnerabilities. See `mbed TLS Security Center`_ for more
937 information. The latest version of TF is tested with tag ``mbedtls-2.4.2``.
938
939 The ``drivers/auth/mbedtls/mbedtls_*.mk`` files contain the list of mbed TLS
940 source files the modules depend upon.
941 ``include/drivers/auth/mbedtls/mbedtls_config.h`` contains the configuration
942 options required to build the mbed TLS sources.
943
944 Note that the mbed TLS library is licensed under the Apache version 2.0
945 license. Using mbed TLS source code will affect the licensing of
946 Trusted Firmware binaries that are built using this library.
947
948#. To build the FIP image, ensure the following command line variables are set
949 while invoking ``make`` to build Trusted Firmware:
950
951 - ``MBEDTLS_DIR=<path of the directory containing mbed TLS sources>``
952 - ``TRUSTED_BOARD_BOOT=1``
953 - ``GENERATE_COT=1``
954
955 In the case of ARM platforms, the location of the ROTPK hash must also be
956 specified at build time. Two locations are currently supported (see
957 ``ARM_ROTPK_LOCATION`` build option):
958
959 - ``ARM_ROTPK_LOCATION=regs``: the ROTPK hash is obtained from the Trusted
960 root-key storage registers present in the platform. On Juno, this
961 registers are read-only. On FVP Base and Cortex models, the registers
962 are read-only, but the value can be specified using the command line
963 option ``bp.trusted_key_storage.public_key`` when launching the model.
964 On both Juno and FVP models, the default value corresponds to an
965 ECDSA-SECP256R1 public key hash, whose private part is not currently
966 available.
967
968 - ``ARM_ROTPK_LOCATION=devel_rsa``: use the ROTPK hash that is hardcoded
969 in the ARM platform port. The private/public RSA key pair may be
970 found in ``plat/arm/board/common/rotpk``.
971
972 Example of command line using RSA development keys:
973
974 ::
975
976 MBEDTLS_DIR=<path of the directory containing mbed TLS sources> \
977 make PLAT=<platform> TRUSTED_BOARD_BOOT=1 GENERATE_COT=1 \
978 ARM_ROTPK_LOCATION=devel_rsa \
979 ROT_KEY=plat/arm/board/common/rotpk/arm_rotprivk_rsa.pem \
980 BL33=<path-to>/<bl33_image> \
981 all fip
982
983 The result of this build will be the bl1.bin and the fip.bin binaries. This
984 FIP will include the certificates corresponding to the Chain of Trust
985 described in the TBBR-client document. These certificates can also be found
986 in the output build directory.
987
988#. The optional FWU\_FIP contains any additional images to be loaded from
989 Non-Volatile storage during the `Firmware Update`_ process. To build the
990 FWU\_FIP, any FWU images required by the platform must be specified on the
991 command line. On ARM development platforms like Juno, these are:
992
993 - NS\_BL2U. The AP non-secure Firmware Updater image.
994 - SCP\_BL2U. The SCP Firmware Update Configuration image.
995
996 Example of Juno command line for generating both ``fwu`` and ``fwu_fip``
997 targets using RSA development:
998
999 ::
1000
1001 MBEDTLS_DIR=<path of the directory containing mbed TLS sources> \
1002 make PLAT=juno TRUSTED_BOARD_BOOT=1 GENERATE_COT=1 \
1003 ARM_ROTPK_LOCATION=devel_rsa \
1004 ROT_KEY=plat/arm/board/common/rotpk/arm_rotprivk_rsa.pem \
1005 BL33=<path-to>/<bl33_image> \
1006 SCP_BL2=<path-to>/<scp_bl2_image> \
1007 SCP_BL2U=<path-to>/<scp_bl2u_image> \
1008 NS_BL2U=<path-to>/<ns_bl2u_image> \
1009 all fip fwu_fip
1010
1011 Note: The BL2U image will be built by default and added to the FWU\_FIP.
1012 The user may override this by adding ``BL2U=<path-to>/<bl2u_image>``
1013 to the command line above.
1014
1015 Note: Building and installing the non-secure and SCP FWU images (NS\_BL1U,
1016 NS\_BL2U and SCP\_BL2U) is outside the scope of this document.
1017
1018 The result of this build will be bl1.bin, fip.bin and fwu\_fip.bin binaries.
1019 Both the FIP and FWU\_FIP will include the certificates corresponding to the
1020 Chain of Trust described in the TBBR-client document. These certificates
1021 can also be found in the output build directory.
1022
1023Building the Certificate Generation Tool
1024~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
1025
1026The ``cert_create`` tool is built as part of the TF build process when the ``fip``
1027make target is specified and TBB is enabled (as described in the previous
1028section), but it can also be built separately with the following command:
1029
1030::
1031
1032 make PLAT=<platform> [DEBUG=1] [V=1] certtool
1033
1034For platforms that do not require their own IDs in certificate files,
1035the generic 'cert\_create' tool can be built with the following command:
1036
1037::
1038
1039 make USE_TBBR_DEFS=1 [DEBUG=1] [V=1] certtool
1040
1041``DEBUG=1`` builds the tool in debug mode. ``V=1`` makes the build process more
1042verbose. The following command should be used to obtain help about the tool:
1043
1044::
1045
1046 ./tools/cert_create/cert_create -h
1047
1048Building a FIP for Juno and FVP
1049-------------------------------
1050
1051This section provides Juno and FVP specific instructions to build Trusted
1052Firmware, obtain the additional required firmware, and pack it all together in
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01001053a single FIP binary. It assumes that a `Linaro Release`_ has been installed.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001054
David Cunadob2de0992017-06-29 12:01:33 +01001055Note: Pre-built binaries for AArch32 are available from Linaro Release 16.12
1056onwards. Before that release, pre-built binaries are only available for AArch64.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001057
1058Note: follow the full instructions for one platform before switching to a
1059different one. Mixing instructions for different platforms may result in
1060corrupted binaries.
1061
1062#. Clean the working directory
1063
1064 ::
1065
1066 make realclean
1067
1068#. Obtain SCP\_BL2 (Juno) and BL33 (all platforms)
1069
1070 Use the fiptool to extract the SCP\_BL2 and BL33 images from the FIP
1071 package included in the Linaro release:
1072
1073 ::
1074
1075 # Build the fiptool
1076 make [DEBUG=1] [V=1] fiptool
1077
1078 # Unpack firmware images from Linaro FIP
1079 ./tools/fiptool/fiptool unpack \
1080 <path/to/linaro/release>/fip.bin
1081
1082 The unpack operation will result in a set of binary images extracted to the
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01001083 current working directory. The SCP\_BL2 image corresponds to
1084 ``scp-fw.bin`` and BL33 corresponds to ``nt-fw.bin``.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001085
1086 Note: the fiptool will complain if the images to be unpacked already
1087 exist in the current directory. If that is the case, either delete those
1088 files or use the ``--force`` option to overwrite.
1089
1090 Note for AArch32, the instructions below assume that nt-fw.bin is a custom
1091 Normal world boot loader that supports AArch32.
1092
1093#. Build TF images and create a new FIP for FVP
1094
1095 ::
1096
1097 # AArch64
1098 make PLAT=fvp BL33=nt-fw.bin all fip
1099
1100 # AArch32
1101 make PLAT=fvp ARCH=aarch32 AARCH32_SP=sp_min BL33=nt-fw.bin all fip
1102
1103#. Build TF images and create a new FIP for Juno
1104
1105 For AArch64:
1106
1107 Building for AArch64 on Juno simply requires the addition of ``SCP_BL2``
1108 as a build parameter.
1109
1110 ::
1111
1112 make PLAT=juno all fip \
1113 BL33=<path-to-juno-oe-uboot>/SOFTWARE/bl33-uboot.bin \
1114 SCP_BL2=<path-to-juno-busybox-uboot>/SOFTWARE/scp_bl2.bin
1115
1116 For AArch32:
1117
1118 Hardware restrictions on Juno prevent cold reset into AArch32 execution mode,
1119 therefore BL1 and BL2 must be compiled for AArch64, and BL32 is compiled
1120 separately for AArch32.
1121
1122 - Before building BL32, the environment variable ``CROSS_COMPILE`` must point
1123 to the AArch32 Linaro cross compiler.
1124
1125 ::
1126
1127 export CROSS_COMPILE=<path-to-aarch32-gcc>/bin/arm-linux-gnueabihf-
1128
1129 - Build BL32 in AArch32.
1130
1131 ::
1132
1133 make ARCH=aarch32 PLAT=juno AARCH32_SP=sp_min \
1134 RESET_TO_SP_MIN=1 JUNO_AARCH32_EL3_RUNTIME=1 bl32
1135
1136 - Before building BL1 and BL2, the environment variable ``CROSS_COMPILE``
1137 must point to the AArch64 Linaro cross compiler.
1138
1139 ::
1140
1141 export CROSS_COMPILE=<path-to-aarch64-gcc>/bin/aarch64-linux-gnu-
1142
1143 - The following parameters should be used to build BL1 and BL2 in AArch64
1144 and point to the BL32 file.
1145
1146 ::
1147
1148 make ARCH=aarch64 PLAT=juno LOAD_IMAGE_V2=1 JUNO_AARCH32_EL3_RUNTIME=1 \
1149 BL33=<path-to-juno32-oe-uboot>/SOFTWARE/bl33-uboot.bin \
1150 SCP_BL2=<path-to-juno32-oe-uboot>/SOFTWARE/scp_bl2.bin SPD=tspd \
1151 BL32=<path-to-bl32>/bl32.bin all fip
1152
1153The resulting BL1 and FIP images may be found in:
1154
1155::
1156
1157 # Juno
1158 ./build/juno/release/bl1.bin
1159 ./build/juno/release/fip.bin
1160
1161 # FVP
1162 ./build/fvp/release/bl1.bin
1163 ./build/fvp/release/fip.bin
1164
1165EL3 payloads alternative boot flow
1166----------------------------------
1167
1168On a pre-production system, the ability to execute arbitrary, bare-metal code at
1169the highest exception level is required. It allows full, direct access to the
1170hardware, for example to run silicon soak tests.
1171
1172Although it is possible to implement some baremetal secure firmware from
1173scratch, this is a complex task on some platforms, depending on the level of
1174configuration required to put the system in the expected state.
1175
1176Rather than booting a baremetal application, a possible compromise is to boot
1177``EL3 payloads`` through the Trusted Firmware instead. This is implemented as an
1178alternative boot flow, where a modified BL2 boots an EL3 payload, instead of
1179loading the other BL images and passing control to BL31. It reduces the
1180complexity of developing EL3 baremetal code by:
1181
1182- putting the system into a known architectural state;
1183- taking care of platform secure world initialization;
1184- loading the SCP\_BL2 image if required by the platform.
1185
1186When booting an EL3 payload on ARM standard platforms, the configuration of the
1187TrustZone controller is simplified such that only region 0 is enabled and is
1188configured to permit secure access only. This gives full access to the whole
1189DRAM to the EL3 payload.
1190
1191The system is left in the same state as when entering BL31 in the default boot
1192flow. In particular:
1193
1194- Running in EL3;
1195- Current state is AArch64;
1196- Little-endian data access;
1197- All exceptions disabled;
1198- MMU disabled;
1199- Caches disabled.
1200
1201Booting an EL3 payload
1202~~~~~~~~~~~~~~~~~~~~~~
1203
1204The EL3 payload image is a standalone image and is not part of the FIP. It is
1205not loaded by the Trusted Firmware. Therefore, there are 2 possible scenarios:
1206
1207- The EL3 payload may reside in non-volatile memory (NVM) and execute in
1208 place. In this case, booting it is just a matter of specifying the right
1209 address in NVM through ``EL3_PAYLOAD_BASE`` when building the TF.
1210
1211- The EL3 payload needs to be loaded in volatile memory (e.g. DRAM) at
1212 run-time.
1213
1214To help in the latter scenario, the ``SPIN_ON_BL1_EXIT=1`` build option can be
1215used. The infinite loop that it introduces in BL1 stops execution at the right
1216moment for a debugger to take control of the target and load the payload (for
1217example, over JTAG).
1218
1219It is expected that this loading method will work in most cases, as a debugger
1220connection is usually available in a pre-production system. The user is free to
1221use any other platform-specific mechanism to load the EL3 payload, though.
1222
1223Booting an EL3 payload on FVP
1224^^^^^^^^^^^^^^^^^^^^^^^^^^^^^
1225
1226The EL3 payloads boot flow requires the CPU's mailbox to be cleared at reset for
1227the secondary CPUs holding pen to work properly. Unfortunately, its reset value
1228is undefined on the FVP platform and the FVP platform code doesn't clear it.
1229Therefore, one must modify the way the model is normally invoked in order to
1230clear the mailbox at start-up.
1231
1232One way to do that is to create an 8-byte file containing all zero bytes using
1233the following command:
1234
1235::
1236
1237 dd if=/dev/zero of=mailbox.dat bs=1 count=8
1238
1239and pre-load it into the FVP memory at the mailbox address (i.e. ``0x04000000``)
1240using the following model parameters:
1241
1242::
1243
1244 --data cluster0.cpu0=mailbox.dat@0x04000000 [Base FVPs]
1245 --data=mailbox.dat@0x04000000 [Foundation FVP]
1246
1247To provide the model with the EL3 payload image, the following methods may be
1248used:
1249
1250#. If the EL3 payload is able to execute in place, it may be programmed into
1251 flash memory. On Base Cortex and AEM FVPs, the following model parameter
1252 loads it at the base address of the NOR FLASH1 (the NOR FLASH0 is already
1253 used for the FIP):
1254
1255 ::
1256
1257 -C bp.flashloader1.fname="/path/to/el3-payload"
1258
1259 On Foundation FVP, there is no flash loader component and the EL3 payload
1260 may be programmed anywhere in flash using method 3 below.
1261
1262#. When using the ``SPIN_ON_BL1_EXIT=1`` loading method, the following DS-5
1263 command may be used to load the EL3 payload ELF image over JTAG:
1264
1265 ::
1266
1267 load /path/to/el3-payload.elf
1268
1269#. The EL3 payload may be pre-loaded in volatile memory using the following
1270 model parameters:
1271
1272 ::
1273
1274 --data cluster0.cpu0="/path/to/el3-payload"@address [Base FVPs]
1275 --data="/path/to/el3-payload"@address [Foundation FVP]
1276
1277 The address provided to the FVP must match the ``EL3_PAYLOAD_BASE`` address
1278 used when building the Trusted Firmware.
1279
1280Booting an EL3 payload on Juno
1281^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^
1282
1283If the EL3 payload is able to execute in place, it may be programmed in flash
1284memory by adding an entry in the ``SITE1/HBI0262x/images.txt`` configuration file
1285on the Juno SD card (where ``x`` depends on the revision of the Juno board).
1286Refer to the `Juno Getting Started Guide`_, section 2.3 "Flash memory
1287programming" for more information.
1288
1289Alternatively, the same DS-5 command mentioned in the FVP section above can
1290be used to load the EL3 payload's ELF file over JTAG on Juno.
1291
1292Preloaded BL33 alternative boot flow
1293------------------------------------
1294
1295Some platforms have the ability to preload BL33 into memory instead of relying
1296on Trusted Firmware to load it. This may simplify packaging of the normal world
1297code and improve performance in a development environment. When secure world
1298cold boot is complete, Trusted Firmware simply jumps to a BL33 base address
1299provided at build time.
1300
1301For this option to be used, the ``PRELOADED_BL33_BASE`` build option has to be
1302used when compiling the Trusted Firmware. For example, the following command
1303will create a FIP without a BL33 and prepare to jump to a BL33 image loaded at
1304address 0x80000000:
1305
1306::
1307
1308 make PRELOADED_BL33_BASE=0x80000000 PLAT=fvp all fip
1309
1310Boot of a preloaded bootwrapped kernel image on Base FVP
1311~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
1312
1313The following example uses the AArch64 boot wrapper. This simplifies normal
1314world booting while also making use of TF features. It can be obtained from its
1315repository with:
1316
1317::
1318
1319 git clone git://git.kernel.org/pub/scm/linux/kernel/git/mark/boot-wrapper-aarch64.git
1320
1321After compiling it, an ELF file is generated. It can be loaded with the
1322following command:
1323
1324::
1325
1326 <path-to>/FVP_Base_AEMv8A-AEMv8A \
1327 -C bp.secureflashloader.fname=bl1.bin \
1328 -C bp.flashloader0.fname=fip.bin \
1329 -a cluster0.cpu0=<bootwrapped-kernel.elf> \
1330 --start cluster0.cpu0=0x0
1331
1332The ``-a cluster0.cpu0=<bootwrapped-kernel.elf>`` option loads the ELF file. It
1333also sets the PC register to the ELF entry point address, which is not the
1334desired behaviour, so the ``--start cluster0.cpu0=0x0`` option forces the PC back
1335to 0x0 (the BL1 entry point address) on CPU #0. The ``PRELOADED_BL33_BASE`` define
1336used when compiling the FIP must match the ELF entry point.
1337
1338Boot of a preloaded bootwrapped kernel image on Juno
1339~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
1340
1341The procedure to obtain and compile the boot wrapper is very similar to the case
1342of the FVP. The execution must be stopped at the end of bl2\_main(), and the
1343loading method explained above in the EL3 payload boot flow section may be used
1344to load the ELF file over JTAG on Juno.
1345
1346Running the software on FVP
1347---------------------------
1348
1349The latest version of the AArch64 build of ARM Trusted Firmware has been tested
1350on the following ARM FVPs (64-bit host machine only).
1351
David Cunado124415e2017-06-27 17:31:12 +01001352NOTE: Unless otherwise stated, the model version is Version 11.0 Build 11.0.34.
1353
1354- ``Foundation_Platform``
1355- ``FVP_Base_AEMv8A-AEMv8A`` (Version 8.5, Build 0.8.8502)
1356- ``FVP_Base_Cortex-A35x4``
1357- ``FVP_Base_Cortex-A53x4``
1358- ``FVP_Base_Cortex-A57x4-A53x4``
1359- ``FVP_Base_Cortex-A57x4``
1360- ``FVP_Base_Cortex-A72x4-A53x4``
1361- ``FVP_Base_Cortex-A72x4``
1362- ``FVP_Base_Cortex-A73x4-A53x4``
1363- ``FVP_Base_Cortex-A73x4``
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001364
1365The latest version of the AArch32 build of ARM Trusted Firmware has been tested
1366on the following ARM FVPs (64-bit host machine only).
1367
David Cunado124415e2017-06-27 17:31:12 +01001368- ``FVP_Base_AEMv8A-AEMv8A`` (Version 8.5, Build 0.8.8502)
1369- ``FVP_Base_Cortex-A32x4``
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001370
1371NOTE: The build numbers quoted above are those reported by launching the FVP
1372with the ``--version`` parameter.
1373
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01001374NOTE: Linaro provides a ramdisk image in prebuilt FVP configurations and full
1375file systems that can be downloaded separately. To run an FVP with a virtio
1376file system image an additional FVP configuration option
1377``-C bp.virtioblockdevice.image_path="<path-to>/<file-system-image>`` can be
1378used.
1379
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001380NOTE: The software will not work on Version 1.0 of the Foundation FVP.
1381The commands below would report an ``unhandled argument`` error in this case.
1382
1383NOTE: FVPs can be launched with ``--cadi-server`` option such that a
1384CADI-compliant debugger (for example, ARM DS-5) can connect to and control its
1385execution.
1386
1387The Foundation FVP is a cut down version of the AArch64 Base FVP. It can be
1388downloaded for free from `ARM's website`_.
1389
David Cunado124415e2017-06-27 17:31:12 +01001390The Cortex-A models listed above are also available to download from
1391`ARM's website`_.
1392
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001393Please refer to the FVP documentation for a detailed description of the model
1394parameter options. A brief description of the important ones that affect the ARM
1395Trusted Firmware and normal world software behavior is provided below.
1396
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001397Obtaining the Flattened Device Trees
1398~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
1399
1400Depending on the FVP configuration and Linux configuration used, different
1401FDT files are required. FDTs for the Foundation and Base FVPs can be found in
1402the Trusted Firmware source directory under ``fdts/``. The Foundation FVP has a
1403subset of the Base FVP components. For example, the Foundation FVP lacks CLCD
1404and MMC support, and has only one CPU cluster.
1405
1406Note: It is not recommended to use the FDTs built along the kernel because not
1407all FDTs are available from there.
1408
1409- ``fvp-base-gicv2-psci.dtb``
1410
1411 For use with both AEMv8 and Cortex-A57-A53 Base FVPs with
1412 Base memory map configuration.
1413
1414- ``fvp-base-gicv2-psci-aarch32.dtb``
1415
1416 For use with AEMv8 and Cortex-A32 Base FVPs running Linux in AArch32 state
1417 with Base memory map configuration.
1418
1419- ``fvp-base-gicv3-psci.dtb``
1420
1421 (Default) For use with both AEMv8 and Cortex-A57-A53 Base FVPs with Base
1422 memory map configuration and Linux GICv3 support.
1423
1424- ``fvp-base-gicv3-psci-aarch32.dtb``
1425
1426 For use with AEMv8 and Cortex-A32 Base FVPs running Linux in AArch32 state
1427 with Base memory map configuration and Linux GICv3 support.
1428
1429- ``fvp-foundation-gicv2-psci.dtb``
1430
1431 For use with Foundation FVP with Base memory map configuration.
1432
1433- ``fvp-foundation-gicv3-psci.dtb``
1434
1435 (Default) For use with Foundation FVP with Base memory map configuration
1436 and Linux GICv3 support.
1437
1438Running on the Foundation FVP with reset to BL1 entrypoint
1439~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
1440
1441The following ``Foundation_Platform`` parameters should be used to boot Linux with
14424 CPUs using the AArch64 build of ARM Trusted Firmware.
1443
1444::
1445
1446 <path-to>/Foundation_Platform \
1447 --cores=4 \
1448 --secure-memory \
1449 --visualization \
1450 --gicv3 \
1451 --data="<path-to>/<bl1-binary>"@0x0 \
1452 --data="<path-to>/<FIP-binary>"@0x08000000 \
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01001453 --data="<path-to>/<fdt>"@0x82000000 \
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001454 --data="<path-to>/<kernel-binary>"@0x80080000 \
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01001455 --data="<path-to>/<ramdisk-binary>"@0x84000000
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001456
1457Notes:
1458
1459- BL1 is loaded at the start of the Trusted ROM.
1460- The Firmware Image Package is loaded at the start of NOR FLASH0.
1461- The Linux kernel image and device tree are loaded in DRAM.
1462- The default use-case for the Foundation FVP is to use the ``--gicv3`` option
1463 and enable the GICv3 device in the model. Note that without this option,
1464 the Foundation FVP defaults to legacy (Versatile Express) memory map which
1465 is not supported by ARM Trusted Firmware.
1466
1467Running on the AEMv8 Base FVP with reset to BL1 entrypoint
1468~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
1469
1470The following ``FVP_Base_AEMv8A-AEMv8A`` parameters should be used to boot Linux
1471with 8 CPUs using the AArch64 build of ARM Trusted Firmware.
1472
1473::
1474
1475 <path-to>/FVP_Base_AEMv8A-AEMv8A \
1476 -C pctl.startup=0.0.0.0 \
1477 -C bp.secure_memory=1 \
1478 -C bp.tzc_400.diagnostics=1 \
1479 -C cluster0.NUM_CORES=4 \
1480 -C cluster1.NUM_CORES=4 \
1481 -C cache_state_modelled=1 \
1482 -C bp.secureflashloader.fname="<path-to>/<bl1-binary>" \
1483 -C bp.flashloader0.fname="<path-to>/<FIP-binary>" \
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01001484 --data cluster0.cpu0="<path-to>/<fdt>"@0x82000000 \
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001485 --data cluster0.cpu0="<path-to>/<kernel-binary>"@0x80080000 \
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01001486 --data cluster0.cpu0="<path-to>/<ramdisk>"@0x84000000
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001487
1488Running on the AEMv8 Base FVP (AArch32) with reset to BL1 entrypoint
1489~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
1490
1491The following ``FVP_Base_AEMv8A-AEMv8A`` parameters should be used to boot Linux
1492with 8 CPUs using the AArch32 build of ARM Trusted Firmware.
1493
1494::
1495
1496 <path-to>/FVP_Base_AEMv8A-AEMv8A \
1497 -C pctl.startup=0.0.0.0 \
1498 -C bp.secure_memory=1 \
1499 -C bp.tzc_400.diagnostics=1 \
1500 -C cluster0.NUM_CORES=4 \
1501 -C cluster1.NUM_CORES=4 \
1502 -C cache_state_modelled=1 \
1503 -C cluster0.cpu0.CONFIG64=0 \
1504 -C cluster0.cpu1.CONFIG64=0 \
1505 -C cluster0.cpu2.CONFIG64=0 \
1506 -C cluster0.cpu3.CONFIG64=0 \
1507 -C cluster1.cpu0.CONFIG64=0 \
1508 -C cluster1.cpu1.CONFIG64=0 \
1509 -C cluster1.cpu2.CONFIG64=0 \
1510 -C cluster1.cpu3.CONFIG64=0 \
1511 -C bp.secureflashloader.fname="<path-to>/<bl1-binary>" \
1512 -C bp.flashloader0.fname="<path-to>/<FIP-binary>" \
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01001513 --data cluster0.cpu0="<path-to>/<fdt>"@0x82000000 \
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001514 --data cluster0.cpu0="<path-to>/<kernel-binary>"@0x80080000 \
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01001515 --data cluster0.cpu0="<path-to>/<ramdisk>"@0x84000000
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001516
1517Running on the Cortex-A57-A53 Base FVP with reset to BL1 entrypoint
1518~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
1519
1520The following ``FVP_Base_Cortex-A57x4-A53x4`` model parameters should be used to
1521boot Linux with 8 CPUs using the AArch64 build of ARM Trusted Firmware.
1522
1523::
1524
1525 <path-to>/FVP_Base_Cortex-A57x4-A53x4 \
1526 -C pctl.startup=0.0.0.0 \
1527 -C bp.secure_memory=1 \
1528 -C bp.tzc_400.diagnostics=1 \
1529 -C cache_state_modelled=1 \
1530 -C bp.secureflashloader.fname="<path-to>/<bl1-binary>" \
1531 -C bp.flashloader0.fname="<path-to>/<FIP-binary>" \
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01001532 --data cluster0.cpu0="<path-to>/<fdt>"@0x82000000 \
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001533 --data cluster0.cpu0="<path-to>/<kernel-binary>"@0x80080000 \
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01001534 --data cluster0.cpu0="<path-to>/<ramdisk>"@0x84000000
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001535
1536Running on the Cortex-A32 Base FVP (AArch32) with reset to BL1 entrypoint
1537~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
1538
1539The following ``FVP_Base_Cortex-A32x4`` model parameters should be used to
1540boot Linux with 4 CPUs using the AArch32 build of ARM Trusted Firmware.
1541
1542::
1543
1544 <path-to>/FVP_Base_Cortex-A32x4 \
1545 -C pctl.startup=0.0.0.0 \
1546 -C bp.secure_memory=1 \
1547 -C bp.tzc_400.diagnostics=1 \
1548 -C cache_state_modelled=1 \
1549 -C bp.secureflashloader.fname="<path-to>/<bl1-binary>" \
1550 -C bp.flashloader0.fname="<path-to>/<FIP-binary>" \
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01001551 --data cluster0.cpu0="<path-to>/<fdt>"@0x82000000 \
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001552 --data cluster0.cpu0="<path-to>/<kernel-binary>"@0x80080000 \
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01001553 --data cluster0.cpu0="<path-to>/<ramdisk>"@0x84000000
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001554
1555Running on the AEMv8 Base FVP with reset to BL31 entrypoint
1556~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
1557
1558The following ``FVP_Base_AEMv8A-AEMv8A`` parameters should be used to boot Linux
1559with 8 CPUs using the AArch64 build of ARM Trusted Firmware.
1560
1561::
1562
1563 <path-to>/FVP_Base_AEMv8A-AEMv8A \
1564 -C pctl.startup=0.0.0.0 \
1565 -C bp.secure_memory=1 \
1566 -C bp.tzc_400.diagnostics=1 \
1567 -C cluster0.NUM_CORES=4 \
1568 -C cluster1.NUM_CORES=4 \
1569 -C cache_state_modelled=1 \
1570 -C cluster0.cpu0.RVBAR=0x04023000 \
1571 -C cluster0.cpu1.RVBAR=0x04023000 \
1572 -C cluster0.cpu2.RVBAR=0x04023000 \
1573 -C cluster0.cpu3.RVBAR=0x04023000 \
1574 -C cluster1.cpu0.RVBAR=0x04023000 \
1575 -C cluster1.cpu1.RVBAR=0x04023000 \
1576 -C cluster1.cpu2.RVBAR=0x04023000 \
1577 -C cluster1.cpu3.RVBAR=0x04023000 \
1578 --data cluster0.cpu0="<path-to>/<bl31-binary>"@0x04023000 \
1579 --data cluster0.cpu0="<path-to>/<bl32-binary>"@0x04001000 \
1580 --data cluster0.cpu0="<path-to>/<bl33-binary>"@0x88000000 \
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01001581 --data cluster0.cpu0="<path-to>/<fdt>"@0x82000000 \
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001582 --data cluster0.cpu0="<path-to>/<kernel-binary>"@0x80080000 \
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01001583 --data cluster0.cpu0="<path-to>/<ramdisk>"@0x84000000
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001584
1585Notes:
1586
1587- Since a FIP is not loaded when using BL31 as reset entrypoint, the
1588 ``--data="<path-to><bl31|bl32|bl33-binary>"@<base-address-of-binary>``
1589 parameter is needed to load the individual bootloader images in memory.
1590 BL32 image is only needed if BL31 has been built to expect a Secure-EL1
1591 Payload.
1592
1593- The ``-C cluster<X>.cpu<Y>.RVBAR=@<base-address-of-bl31>`` parameter, where
1594 X and Y are the cluster and CPU numbers respectively, is used to set the
1595 reset vector for each core.
1596
1597- Changing the default value of ``ARM_TSP_RAM_LOCATION`` will also require
1598 changing the value of
1599 ``--data="<path-to><bl32-binary>"@<base-address-of-bl32>`` to the new value of
1600 ``BL32_BASE``.
1601
1602Running on the AEMv8 Base FVP (AArch32) with reset to SP\_MIN entrypoint
1603~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
1604
1605The following ``FVP_Base_AEMv8A-AEMv8A`` parameters should be used to boot Linux
1606with 8 CPUs using the AArch32 build of ARM Trusted Firmware.
1607
1608::
1609
1610 <path-to>/FVP_Base_AEMv8A-AEMv8A \
1611 -C pctl.startup=0.0.0.0 \
1612 -C bp.secure_memory=1 \
1613 -C bp.tzc_400.diagnostics=1 \
1614 -C cluster0.NUM_CORES=4 \
1615 -C cluster1.NUM_CORES=4 \
1616 -C cache_state_modelled=1 \
1617 -C cluster0.cpu0.CONFIG64=0 \
1618 -C cluster0.cpu1.CONFIG64=0 \
1619 -C cluster0.cpu2.CONFIG64=0 \
1620 -C cluster0.cpu3.CONFIG64=0 \
1621 -C cluster1.cpu0.CONFIG64=0 \
1622 -C cluster1.cpu1.CONFIG64=0 \
1623 -C cluster1.cpu2.CONFIG64=0 \
1624 -C cluster1.cpu3.CONFIG64=0 \
1625 -C cluster0.cpu0.RVBAR=0x04001000 \
1626 -C cluster0.cpu1.RVBAR=0x04001000 \
1627 -C cluster0.cpu2.RVBAR=0x04001000 \
1628 -C cluster0.cpu3.RVBAR=0x04001000 \
1629 -C cluster1.cpu0.RVBAR=0x04001000 \
1630 -C cluster1.cpu1.RVBAR=0x04001000 \
1631 -C cluster1.cpu2.RVBAR=0x04001000 \
1632 -C cluster1.cpu3.RVBAR=0x04001000 \
1633 --data cluster0.cpu0="<path-to>/<bl32-binary>"@0x04001000 \
1634 --data cluster0.cpu0="<path-to>/<bl33-binary>"@0x88000000 \
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01001635 --data cluster0.cpu0="<path-to>/<fdt>"@0x82000000 \
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001636 --data cluster0.cpu0="<path-to>/<kernel-binary>"@0x80080000 \
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01001637 --data cluster0.cpu0="<path-to>/<ramdisk>"@0x84000000
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001638
1639Note: The load address of ``<bl32-binary>`` depends on the value ``BL32_BASE``.
1640It should match the address programmed into the RVBAR register as well.
1641
1642Running on the Cortex-A57-A53 Base FVP with reset to BL31 entrypoint
1643~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
1644
1645The following ``FVP_Base_Cortex-A57x4-A53x4`` model parameters should be used to
1646boot Linux with 8 CPUs using the AArch64 build of ARM Trusted Firmware.
1647
1648::
1649
1650 <path-to>/FVP_Base_Cortex-A57x4-A53x4 \
1651 -C pctl.startup=0.0.0.0 \
1652 -C bp.secure_memory=1 \
1653 -C bp.tzc_400.diagnostics=1 \
1654 -C cache_state_modelled=1 \
1655 -C cluster0.cpu0.RVBARADDR=0x04023000 \
1656 -C cluster0.cpu1.RVBARADDR=0x04023000 \
1657 -C cluster0.cpu2.RVBARADDR=0x04023000 \
1658 -C cluster0.cpu3.RVBARADDR=0x04023000 \
1659 -C cluster1.cpu0.RVBARADDR=0x04023000 \
1660 -C cluster1.cpu1.RVBARADDR=0x04023000 \
1661 -C cluster1.cpu2.RVBARADDR=0x04023000 \
1662 -C cluster1.cpu3.RVBARADDR=0x04023000 \
1663 --data cluster0.cpu0="<path-to>/<bl31-binary>"@0x04023000 \
1664 --data cluster0.cpu0="<path-to>/<bl32-binary>"@0x04001000 \
1665 --data cluster0.cpu0="<path-to>/<bl33-binary>"@0x88000000 \
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01001666 --data cluster0.cpu0="<path-to>/<fdt>"@0x82000000 \
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001667 --data cluster0.cpu0="<path-to>/<kernel-binary>"@0x80080000 \
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01001668 --data cluster0.cpu0="<path-to>/<ramdisk>"@0x84000000
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001669
1670Running on the Cortex-A32 Base FVP (AArch32) with reset to SP\_MIN entrypoint
1671~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
1672
1673The following ``FVP_Base_Cortex-A32x4`` model parameters should be used to
1674boot Linux with 4 CPUs using the AArch32 build of ARM Trusted Firmware.
1675
1676::
1677
1678 <path-to>/FVP_Base_Cortex-A32x4 \
1679 -C pctl.startup=0.0.0.0 \
1680 -C bp.secure_memory=1 \
1681 -C bp.tzc_400.diagnostics=1 \
1682 -C cache_state_modelled=1 \
1683 -C cluster0.cpu0.RVBARADDR=0x04001000 \
1684 -C cluster0.cpu1.RVBARADDR=0x04001000 \
1685 -C cluster0.cpu2.RVBARADDR=0x04001000 \
1686 -C cluster0.cpu3.RVBARADDR=0x04001000 \
1687 --data cluster0.cpu0="<path-to>/<bl32-binary>"@0x04001000 \
1688 --data cluster0.cpu0="<path-to>/<bl33-binary>"@0x88000000 \
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01001689 --data cluster0.cpu0="<path-to>/<fdt>"@0x82000000 \
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001690 --data cluster0.cpu0="<path-to>/<kernel-binary>"@0x80080000 \
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01001691 --data cluster0.cpu0="<path-to>/<ramdisk>"@0x84000000
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001692
1693Running the software on Juno
1694----------------------------
1695
David Cunadob2de0992017-06-29 12:01:33 +01001696This version of the ARM Trusted Firmware has been tested on variants r0, r1 and
1697r2 of Juno.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001698
1699To execute the software stack on Juno, the version of the Juno board recovery
1700image indicated in the `Linaro Release Notes`_ must be installed. If you have an
1701earlier version installed or are unsure which version is installed, please
1702re-install the recovery image by following the
1703`Instructions for using Linaro's deliverables on Juno`_.
1704
1705Preparing Trusted Firmware images
1706~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
1707
1708After building Trusted Firmware, the files ``bl1.bin`` and ``fip.bin`` need copying
1709to the ``SOFTWARE/`` directory of the Juno SD card.
1710
1711Other Juno software information
1712~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
1713
1714Please visit the `ARM Platforms Portal`_ to get support and obtain any other Juno
1715software information. Please also refer to the `Juno Getting Started Guide`_ to
1716get more detailed information about the Juno ARM development platform and how to
1717configure it.
1718
1719Testing SYSTEM SUSPEND on Juno
1720~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
1721
1722The SYSTEM SUSPEND is a PSCI API which can be used to implement system suspend
1723to RAM. For more details refer to section 5.16 of `PSCI`_. To test system suspend
1724on Juno, at the linux shell prompt, issue the following command:
1725
1726::
1727
1728 echo +10 > /sys/class/rtc/rtc0/wakealarm
1729 echo -n mem > /sys/power/state
1730
1731The Juno board should suspend to RAM and then wakeup after 10 seconds due to
1732wakeup interrupt from RTC.
1733
1734--------------
1735
1736*Copyright (c) 2013-2017, ARM Limited and Contributors. All rights reserved.*
1737
David Cunadob2de0992017-06-29 12:01:33 +01001738.. _Linaro: `Linaro Release Notes`_
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01001739.. _Linaro Release: `Linaro Release Notes`_
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001740.. _Linaro Release Notes: https://community.arm.com/tools/dev-platforms/b/documents/posts/linaro-release-notes-deprecated
David Cunadob2de0992017-06-29 12:01:33 +01001741.. _Linaro Release 17.04: https://community.arm.com/tools/dev-platforms/b/documents/posts/linaro-release-notes-deprecated#LinaroRelease17.04
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001742.. _Linaro instructions: https://community.arm.com/dev-platforms/b/documents/posts/instructions-for-using-the-linaro-software-deliverables
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01001743.. _Instructions for using Linaro's deliverables on Juno: https://community.arm.com/dev-platforms/b/documents/posts/using-linaros-deliverables-on-juno
1744.. _ARM Platforms Portal: https://community.arm.com/dev-platforms/
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001745.. _Development Studio 5 (DS-5): http://www.arm.com/products/tools/software-tools/ds-5/index.php
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01001746.. _here: psci-lib-integration-guide.rst
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001747.. _Trusted Board Boot: trusted-board-boot.rst
1748.. _Secure-EL1 Payloads and Dispatchers: firmware-design.rst#user-content-secure-el1-payloads-and-dispatchers
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01001749.. _Firmware Update: firmware-update.rst
1750.. _Firmware Design: firmware-design.rst
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001751.. _mbed TLS Repository: https://github.com/ARMmbed/mbedtls.git
1752.. _mbed TLS Security Center: https://tls.mbed.org/security
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01001753.. _ARM's website: `FVP models`_
1754.. _FVP models: https://developer.arm.com/products/system-design/fixed-virtual-platforms
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001755.. _Juno Getting Started Guide: http://infocenter.arm.com/help/topic/com.arm.doc.dui0928e/DUI0928E_juno_arm_development_platform_gsg.pdf
David Cunadob2de0992017-06-29 12:01:33 +01001756.. _PSCI: http://infocenter.arm.com/help/topic/com.arm.doc.den0022d/Power_State_Coordination_Interface_PDD_v1_1_DEN0022D.pdf