blob: 65c581f658b8ba9d0055abb26ab28490e0cee0c9 [file] [log] [blame]
Achin Gupta76717892014-05-09 11:42:56 +01001/*
2 * Copyright (c) 2014, ARM Limited and Contributors. All rights reserved.
3 *
4 * Redistribution and use in source and binary forms, with or without
5 * modification, are permitted provided that the following conditions are met:
6 *
7 * Redistributions of source code must retain the above copyright notice, this
8 * list of conditions and the following disclaimer.
9 *
10 * Redistributions in binary form must reproduce the above copyright notice,
11 * this list of conditions and the following disclaimer in the documentation
12 * and/or other materials provided with the distribution.
13 *
14 * Neither the name of ARM nor the names of its contributors may be used
15 * to endorse or promote products derived from this software without specific
16 * prior written permission.
17 *
18 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
19 * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
20 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
21 * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE
22 * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
23 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
24 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
25 * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
26 * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
27 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
28 * POSSIBILITY OF SUCH DAMAGE.
29 */
30
31#include <arch_helpers.h>
32#include <assert.h>
33#include <debug.h>
34#include <gic_v2.h>
35#include <tsp.h>
36#include <platform.h>
Dan Handleyed6ff952014-05-14 17:44:19 +010037#include <platform_def.h>
Achin Gupta76717892014-05-09 11:42:56 +010038
39/*******************************************************************************
40 * This function updates the TSP statistics for FIQs handled synchronously i.e
41 * the ones that have been handed over by the TSPD. It also keeps count of the
42 * number of times control was passed back to the TSPD after handling an FIQ.
43 * In the future it will be possible that the TSPD hands over an FIQ to the TSP
44 * but does not expect it to return execution. This statistic will be useful to
45 * distinguish between these two models of synchronous FIQ handling.
46 * The 'elr_el3' parameter contains the address of the instruction in normal
47 * world where this FIQ was generated.
48 ******************************************************************************/
49void tsp_update_sync_fiq_stats(uint32_t type, uint64_t elr_el3)
50{
51 uint64_t mpidr = read_mpidr();
52 uint32_t linear_id = platform_get_core_pos(mpidr);
53
54 tsp_stats[linear_id].sync_fiq_count++;
55 if (type == TSP_HANDLE_FIQ_AND_RETURN)
56 tsp_stats[linear_id].sync_fiq_ret_count++;
57
Dan Handley91b624e2014-07-29 17:14:00 +010058#if LOG_LEVEL >= LOG_LEVEL_VERBOSE
Achin Gupta76717892014-05-09 11:42:56 +010059 spin_lock(&console_lock);
Dan Handley91b624e2014-07-29 17:14:00 +010060 VERBOSE("TSP: cpu 0x%x sync fiq request from 0x%llx\n",
61 mpidr, elr_el3);
62 VERBOSE("TSP: cpu 0x%x: %d sync fiq requests, %d sync fiq returns\n",
63 mpidr,
64 tsp_stats[linear_id].sync_fiq_count,
65 tsp_stats[linear_id].sync_fiq_ret_count);
Achin Gupta76717892014-05-09 11:42:56 +010066 spin_unlock(&console_lock);
Dan Handley91b624e2014-07-29 17:14:00 +010067#endif
Achin Gupta76717892014-05-09 11:42:56 +010068}
69
70/*******************************************************************************
71 * TSP FIQ handler called as a part of both synchronous and asynchronous
72 * handling of FIQ interrupts. It returns 0 upon successfully handling a S-EL1
73 * FIQ and treats all other FIQs as EL3 interrupts. It assumes that the GIC
74 * architecture version in v2.0 and the secure physical timer interrupt is the
75 * only S-EL1 interrupt that it needs to handle.
76 ******************************************************************************/
Juan Castillo2d552402014-06-13 17:05:10 +010077int32_t tsp_fiq_handler(void)
Achin Gupta76717892014-05-09 11:42:56 +010078{
79 uint64_t mpidr = read_mpidr();
80 uint32_t linear_id = platform_get_core_pos(mpidr), id;
81
82 /*
83 * Get the highest priority pending interrupt id and see if it is the
84 * secure physical generic timer interrupt in which case, handle it.
85 * Otherwise throw this interrupt at the EL3 firmware.
86 */
Dan Handley701fea72014-05-27 16:17:21 +010087 id = plat_ic_get_pending_interrupt_id();
Achin Gupta76717892014-05-09 11:42:56 +010088
89 /* TSP can only handle the secure physical timer interrupt */
90 if (id != IRQ_SEC_PHY_TIMER)
91 return TSP_EL3_FIQ;
92
93 /*
94 * Handle the interrupt. Also sanity check if it has been preempted by
95 * another secure interrupt through an assertion.
96 */
Dan Handley701fea72014-05-27 16:17:21 +010097 id = plat_ic_acknowledge_interrupt();
Achin Gupta76717892014-05-09 11:42:56 +010098 assert(id == IRQ_SEC_PHY_TIMER);
99 tsp_generic_timer_handler();
Dan Handley701fea72014-05-27 16:17:21 +0100100 plat_ic_end_of_interrupt(id);
Achin Gupta76717892014-05-09 11:42:56 +0100101
102 /* Update the statistics and print some messages */
103 tsp_stats[linear_id].fiq_count++;
Dan Handley91b624e2014-07-29 17:14:00 +0100104#if LOG_LEVEL >= LOG_LEVEL_VERBOSE
Achin Gupta76717892014-05-09 11:42:56 +0100105 spin_lock(&console_lock);
Dan Handley91b624e2014-07-29 17:14:00 +0100106 VERBOSE("TSP: cpu 0x%x handled fiq %d\n",
Achin Gupta76717892014-05-09 11:42:56 +0100107 mpidr, id);
Dan Handley91b624e2014-07-29 17:14:00 +0100108 VERBOSE("TSP: cpu 0x%x: %d fiq requests\n",
Achin Gupta76717892014-05-09 11:42:56 +0100109 mpidr, tsp_stats[linear_id].fiq_count);
110 spin_unlock(&console_lock);
Dan Handley91b624e2014-07-29 17:14:00 +0100111#endif
Achin Gupta76717892014-05-09 11:42:56 +0100112 return 0;
113}
Soby Mathew9f71f702014-05-09 20:49:17 +0100114
Juan Castillo2d552402014-06-13 17:05:10 +0100115int32_t tsp_irq_received(void)
Soby Mathew9f71f702014-05-09 20:49:17 +0100116{
117 uint64_t mpidr = read_mpidr();
118 uint32_t linear_id = platform_get_core_pos(mpidr);
119
120 tsp_stats[linear_id].irq_count++;
Dan Handley91b624e2014-07-29 17:14:00 +0100121#if LOG_LEVEL >= LOG_LEVEL_VERBOSE
Soby Mathew9f71f702014-05-09 20:49:17 +0100122 spin_lock(&console_lock);
Dan Handley91b624e2014-07-29 17:14:00 +0100123 VERBOSE("TSP: cpu 0x%x received irq\n", mpidr);
124 VERBOSE("TSP: cpu 0x%x: %d irq requests\n",
125 mpidr, tsp_stats[linear_id].irq_count);
Soby Mathew9f71f702014-05-09 20:49:17 +0100126 spin_unlock(&console_lock);
Dan Handley91b624e2014-07-29 17:14:00 +0100127#endif
Soby Mathew9f71f702014-05-09 20:49:17 +0100128 return TSP_PREEMPTED;
129}